References to Product Names

This manual encompasses the 4Kc™, 4Km™ & 4Kp™ processor cores. The three products are similar in design, hence the majority of information contained in this manual refers to all three cores.

Throughout this manual the terms “the core” or “the processor” refers to the 4Kc™, 4Km™, and 4Kp™ devices. Some information in this manual, specifically in Chapters 2 and 4, is specific to one or more of the cores, but not all three. This information is called out in the text wherever necessary. For example, the section dealing with the TLB is denoted as being 4Kc™ core specific, whereas the section dealing with the BAT is denoted as being 4Km™ and 4Kp™ core specific.

Product Differentiation

The three products contained in this manual are similar in design. The main differences are in memory management and the multiply-divide unit. In general the differences are as follows:

4Kc™ processor: Contains pipelined multiplier and translation lookaside buffer (TLB).
4Km™ processor: Contains pipelined multiplier and block address translator (BAT).
4Kp™ processor: Contains non-pipelined multiplier and block address translator (BAT).
5.1 CP0 Register Summary ............................................................................................................ 69

5.2 CP0 Registers .......................................................................................................................... 71
  5.2.1 Index Register (CP0 Register 0, Select 0) ............................................................................ 72
  5.2.2 Random Register (CP0 Register 1, Select 0) .................................................................... 73
  5.2.3 EntryLo0, EntryLo1 (CP0 Registers 2 and 3, Select 0) ..................................................... 74
  5.2.4 Context Register (CP0 Register 4, Select 0) ...................................................................... 76
  5.2.5 PageMask Register (CP0 Register 5, Select 0) ................................................................. 77
  5.2.6 Wired Register (CP0 Register 6, Select 0) ......................................................................... 78
  5.2.7 BadVAddr Register (CP0 Register 8, Select 0) ................................................................. 79
  5.2.8 Count Register (CP0 Register 9, Select 0) ........................................................................ 80
  5.2.9 EntryHi Register (CP0 Register 10, Select 0) ................................................................. 81
  5.2.10 Compare Register (CP0 Register 11, Select 0) ............................................................... 82
  5.2.11 Status Register (CP0 Register 12, Select 0) ..................................................................... 83
  5.2.12 Cause Register (CP0 Register 13, Select 0) ..................................................................... 87

Chapter 6 System Control Coprocessor ............................................................................................ 45

4.1 Exception Conditions .................................................................................................................. 47
4.2 Exception Priority ...................................................................................................................... 48
4.3 Exception Vector Locations ...................................................................................................... 49
4.4 General Exception Processing ................................................................................................. 50
4.5 Debug Exception Processing ................................................................................................... 51
4.6 Exceptions ................................................................................................................................. 52
  4.6.1 Reset Exception .................................................................................................................. 52
  4.6.2 Soft Reset Exception ......................................................................................................... 53
  4.6.3 Debug Single Step Exception ........................................................................................... 54
  4.6.4 Debug Interrupt Exception ................................................................................................ 55
  4.6.5 Non Maskable Interrupt (NMI) Exception ........................................................................ 55
  4.6.6 Machine Check Exception (4Kc core) ............................................................................... 56
  4.6.7 Interrupt Exception .......................................................................................................... 56
  4.6.8 Debug Instruction Break Exception .................................................................................. 57
  4.6.9 Watch Exception — Instruction Fetch or Data Access ...................................................... 57
  4.6.10 Address Error Exception — Instruction Fetch/Data Access ........................................... 58
  4.6.11 TLB Refill Exception — Instruction Fetch or Data Access (4Kc core) ......................... 58
  4.6.12 TLB Invalid Exception — Instruction Fetch or Data Access (4Kc core) ....................... 59
  4.6.13 Bus Error Exception — Instruction Fetch or Data Access ............................................. 60
  4.6.14 Debug Software Breakpoint Exception ......................................................................... 60
  4.6.15 Execution Exception — System Call .............................................................................. 60
  4.6.16 Execution Exception — Breakpoint ............................................................................... 61
  4.6.17 Execution Exception — Reserved Instruction ................................................................. 61
  4.6.18 Execution Exception — Coprocessor Unusable .............................................................. 61
  4.6.19 Execution Exception — Integer Overflow ....................................................................... 62
  4.6.20 Execution Exception — Trap ......................................................................................... 62
  4.6.21 Debug Data Break Exception ......................................................................................... 62
  4.6.22 TLB Modified Exception — Data Access (4Kc core) ...................................................... 63

4.7 Exception Handling and Servicing Flowcharts ...................................................................... 63

Chapter 5 CP0 Registers ................................................................................................................ 69

5.1 CP0 Register Summary ............................................................................................................. 69

5.2 CP0 Registers .......................................................................................................................... 71
  5.2.1 Index Register (CP0 Register 0, Select 0) ............................................................................ 72
  5.2.2 Random Register (CP0 Register 1, Select 0) .................................................................... 73
  5.2.3 EntryLo0, EntryLo1 (CP0 Registers 2 and 3, Select 0) ..................................................... 74
  5.2.4 Context Register (CP0 Register 4, Select 0) ...................................................................... 76
  5.2.5 PageMask Register (CP0 Register 5, Select 0) ................................................................. 77
  5.2.6 Wired Register (CP0 Register 6, Select 0) ......................................................................... 78
  5.2.7 BadVAddr Register (CP0 Register 8, Select 0) ................................................................. 79
  5.2.8 Count Register (CP0 Register 9, Select 0) ........................................................................ 80
  5.2.9 EntryHi Register (CP0 Register 10, Select 0) ................................................................. 81
  5.2.10 Compare Register (CP0 Register 11, Select 0) ............................................................... 82
  5.2.11 Status Register (CP0 Register 12, Select 0) ..................................................................... 83
  5.2.12 Cause Register (CP0 Register 13, Select 0) ..................................................................... 87
<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.2.13 Exception Program Counter (CP0 Register 14, Select 0)</td>
<td>90</td>
</tr>
<tr>
<td>5.2.14 Processor Identification (CP0 Register 15, Select 0)</td>
<td>91</td>
</tr>
<tr>
<td>5.2.15 Config Register (CP0 Register 16, Select 0)</td>
<td>92</td>
</tr>
<tr>
<td>5.2.16 Config l Register (CP0 Register 16, Select 1)</td>
<td>94</td>
</tr>
<tr>
<td>5.2.17 Load Linked Address (CP0 Register 17, Select 0)</td>
<td>96</td>
</tr>
<tr>
<td>5.2.18 WatchLo Register (CP0 Register 18)</td>
<td>97</td>
</tr>
<tr>
<td>5.2.19 WatchHi Register (CP0 Register 19)</td>
<td>98</td>
</tr>
<tr>
<td>5.2.20 Debug Register (CP0 Register 23)</td>
<td>99</td>
</tr>
<tr>
<td>5.2.21 Debug Exception Program Counter Register (CP0 Register 24)</td>
<td>102</td>
</tr>
<tr>
<td>5.2.22 TagLo Register (CP0 Register 28, Select 0)</td>
<td>103</td>
</tr>
<tr>
<td>5.2.23 DataLo Register (CP0 Register 28, Select 1)</td>
<td>104</td>
</tr>
<tr>
<td>5.2.24 ErrorEPC (CP0 Register 30, Select 0)</td>
<td>105</td>
</tr>
<tr>
<td>5.2.25 DeSave Register (CP0 Register 31)</td>
<td>106</td>
</tr>
<tr>
<td>6.1 Hardware Initialized Processor State</td>
<td>107</td>
</tr>
<tr>
<td>6.1.1 Coprocessor Zero State</td>
<td>107</td>
</tr>
<tr>
<td>6.1.2 TLB Initialization (4Kc core only)</td>
<td>108</td>
</tr>
<tr>
<td>6.1.3 Bus State Machines</td>
<td>108</td>
</tr>
<tr>
<td>6.1.4 Static Configuration Inputs</td>
<td>108</td>
</tr>
<tr>
<td>6.1.5 Fetch Address</td>
<td>108</td>
</tr>
<tr>
<td>6.2 Software Initialized Processor State</td>
<td>108</td>
</tr>
<tr>
<td>6.2.1 Register File</td>
<td>108</td>
</tr>
<tr>
<td>6.2.2 TLB (4Kc Core Only)</td>
<td>108</td>
</tr>
<tr>
<td>6.2.3 Caches</td>
<td>108</td>
</tr>
<tr>
<td>6.2.4 Coprocessor Zero state</td>
<td>109</td>
</tr>
<tr>
<td>7.1 Introduction</td>
<td>111</td>
</tr>
<tr>
<td>7.2 Cache Protocols</td>
<td>112</td>
</tr>
<tr>
<td>7.2.1 Cache Organization</td>
<td>112</td>
</tr>
<tr>
<td>7.2.2 Cacheability Attributes</td>
<td>113</td>
</tr>
<tr>
<td>7.2.3 Replacement Policy</td>
<td>113</td>
</tr>
<tr>
<td>7.3 Instruction Cache</td>
<td>113</td>
</tr>
<tr>
<td>7.4 Data Cache</td>
<td>113</td>
</tr>
<tr>
<td>7.5 Memory Coherence Issues</td>
<td>114</td>
</tr>
<tr>
<td>8.1 Register Controlled Power Management</td>
<td>115</td>
</tr>
<tr>
<td>8.2 Instruction Controlled Power Management</td>
<td>115</td>
</tr>
<tr>
<td>9.1 Debug Control Register</td>
<td>117</td>
</tr>
<tr>
<td>9.2 Hardware Breakpoints</td>
<td>118</td>
</tr>
<tr>
<td>9.2.1 Features of Instruction Breakpoint</td>
<td>120</td>
</tr>
<tr>
<td>9.2.2 Features of Data Breakpoint</td>
<td>120</td>
</tr>
<tr>
<td>9.2.3 Overview of Registers for Instruction Breakpoint</td>
<td>121</td>
</tr>
<tr>
<td>9.2.4 Registers for Data Breakpoint Setup</td>
<td>121</td>
</tr>
<tr>
<td>9.2.5 Conditions for Matching Breakpoints</td>
<td>122</td>
</tr>
<tr>
<td>9.2.6 Debug Exceptions from Breakpoints</td>
<td>123</td>
</tr>
<tr>
<td>9.2.7 Breakpoint used as Triggerpoint</td>
<td>124</td>
</tr>
<tr>
<td>9.2.8 Instruction Breakpoint Registers</td>
<td>126</td>
</tr>
<tr>
<td>9.2.9 Data Breakpoint Registers</td>
<td>132</td>
</tr>
<tr>
<td>9.3 Test Access Port (TAP)</td>
<td>140</td>
</tr>
<tr>
<td>9.3.1 EJTAG Internal and External Interfaces</td>
<td>140</td>
</tr>
<tr>
<td>9.3.2 Test Access Port Operation</td>
<td>141</td>
</tr>
<tr>
<td>9.3.3 Test Access Port (TAP) Instructions</td>
<td>144</td>
</tr>
</tbody>
</table>
List of Figures

Figure 1-1: 4K processor Core block diagram ......................................................................................... 4
Figure 1-2: Address translation during a Cache access ........................................................................ 6
Figure 2-1: 4Kc Core Pipeline Stages .................................................................................................. 10
Figure 2-2: 4Km Core Pipeline Stages .................................................................................................. 10
Figure 2-3: 4Kp Core Pipeline Stages .................................................................................................. 10
Figure 2-4: Instruction Cache Miss Timing .......................................................................................... 12
Figure 2-5: Load/Store Cache Miss Timing .......................................................................................... 13
Figure 2-6: MDU Pipeline behavior during multiply operations (4Kc & 4Km processors) ..................... 15
Figure 2-7: MDU Pipeline Flow During a 32x16 Multiply Operation ....................................................... 16
Figure 2-8: MDU Pipeline Flow During a 32x32 Multiply Operation ....................................................... 17
Figure 2-9: MDU Pipeline Flow During a 8 bit Divide (DIV) Operation .................................................. 17
Figure 2-10: MDU Pipeline Flow During a 16 bit Divide (DIV) Operation ............................................... 17
Figure 2-11: MDU Pipeline Flow During a 24 bit Divide (DIV) Operation ............................................... 18
Figure 2-12: MDU Pipeline Flow During a 32 bit Divide (DIV) Operation ............................................... 18
Figure 2-13: 4Kp MDU Pipeline Flow During a Multiply Operation ....................................................... 19
Figure 2-14: 4Kp MDU Pipeline Flow During a Multiply Accumulate Operation ................................... 20
Figure 2-15: 4Kp MDU Pipeline Flow During a Divide (DIV) Operation .................................................. 20
Figure 2-16: IU Pipeline Branch Delay .................................................................................................. 21
Figure 2-17: IU Pipeline Data bypass .................................................................................................... 21
Figure 2-18: IU Pipeline M to E bypass .................................................................................................. 22
Figure 2-19: IU Pipeline A to E Data bypass ............................................................................................ 22
Figure 2-20: IU Pipeline Slip after MFHI ............................................................................................... 23
Figure 2-21: Instruction Cache Miss Slip ............................................................................................... 24
Figure 3-1: Address Translation During a Cache Access in the 4Kc core .................................................. 28
Figure 3-2: Address Translation During a Cache Access in the 4Km and 4Kp cores ................................. 28
Figure 3-3: 4K processor core Virtual Memory Map ............................................................................. 30
Figure 3-4: User Mode Virtual Address Space ..................................................................................... 31
Figure 3-5: Kernel Mode Virtual Address Space ................................................................................... 33
Figure 3-6: Debug Mode Virtual Address Space ................................................................................... 35
Figure 3-7: JTLB Entry (Tag and Data) .................................................................................................. 37
Figure 3-8: Overview of a Virtual-to-Physical Address Translation in the 4Kc Core ....................... 40
Figure 3-9: 32-bit Virtual Address Translation ..................................................................................... 41
Figure 3-10: TLB Address Translation Flow in the 4Kc Processor Core .................................................. 42
Figure 3-11: FM Memory Map (ERL=0) in the 4Km and 4Kp Processor Cores ........................................ 44
Figure 3-12: FM Memory Map (ERL=1) in the 4Km and 4Kp Processor Cores ........................................ 45
Figure 4-1: General Exception Handler (HW) ....................................................................................... 64
Figure 4-2: General Exception Servicing Guidelines (SW) ................................................................. 65
Figure 4-3: TLB Miss Exception Handler (HW) — 4Kc Core ................................................................. 66
Figure 4-4: TLB Exception Servicing Guidelines (SW) — 4Kc Core ....................................................... 67
Figure 4-5: Reset, Soft Reset and NMI Exception Handling and Servicing Guidelines ....................... 68
Figure 5-1: Wired and Random Entries in the TLB .............................................................................. 78
Figure 7-1: Cache Array Formats ........................................................................................................ 112
Figure 9-1: Instruction Hardware Breakpoint Overview ..................................................................... 120
Figure 9-2: Data Hardware Breakpoint Overview ............................................................................. 121
Figure 9-3: TAP Controller State diagram .......................................................................................... 142
Figure 9-4: Concatenation of the EJTAG Address, Data and Control Registers .................................. 146
Figure 9-5: Endian Formats for the PAD Register ............................................................................. 153
Figure 10-1: Instruction Formats ........................................................................................................ 156
Figure 11-1: Example Instruction Description ...................................................................................... 162
Figure 11-2: Example of Instruction Fields .......................................................................................... 163
List of Tables

Table 2-1: 4Kc and 4Km Core Instruction Latencies.................................................................14
Table 2-2: 4Kc Core Instruction Repeat Rates.................................................................15
Table 2-3: 4Kp Core Instruction Latencies.................................................................19
Table 2-4: Pipeline Interlocks .................................................................................23
Table 2-5: Instruction Interlocks .............................................................................25
Table 2-6: Instruction Hazards ..............................................................................26
Table 3-1: User Mode Segments ............................................................................32
Table 3-2: Kernel Mode Segments ........................................................................33
Table 3-3: Physical Address and Cache Attributes for dseg, dmseg, and drseg Address Spaces ................................................35
Table 3-4: CPU Access to dseg Address Range .......................................................35
Table 3-5: CPU Access to dmseg Address Range ....................................................36
Table 3-6: TLB Tag Entry Fields ...........................................................................37
Table 3-7: TLB Data Entry Fields ........................................................................38
Table 3-8: TLB Instructions ................................................................................43
Table 3-9: Cache Coherency Attributes ................................................................43
Table 3-10: Cacheability of Segments with Block Address Translation ...............44
Table 4-1: Priority of Exceptions ...........................................................................48
Table 4-2: Exception Vector Base Addresses ..........................................................49
Table 4-3: Exception Vector Offsets .......................................................................50
Table 4-4: Exception Vectors ................................................................................50
Table 4-5: Debug Exception Vector Addresses .......................................................52
Table 4-6: Register States an Interrupt Exception ....................................................56
Table 4-7: Register States on a Watch Exception .....................................................57
Table 4-8: CP0 Register States on an Address Exception Error ............................58
Table 4-9: CP0 Register States on a TLB Refill Exception ........................................59
Table 4-10: CP0 Register States on a TLB Invalid Exception ....................................59
Table 4-11: Register States on a Coprocessor Unusable Exception .........................61
Table 4-12: Register States on a TLB Modified Exception .......................................63
Table 5-1: CP0 Registers .....................................................................................69
Table 5-2: CP0 Register Field Types .......................................................................71
Table 5-3: Index Register Field Descriptions ..........................................................72
Table 5-4: Random Register Field Descriptions ......................................................77
Table 5-5: EntryLo0, EntryLo1 Register Field Descriptions .....................................74
Table 5-6: Cache Coherency Attributes ..................................................................75
Table 5-7: Context Register Field Descriptions ........................................................76
Table 5-8: PageMask Register Field Descriptions ..................................................77
Table 5-9: Values for the Mask Field of the PageMask Register ..............................77
Table 5-10: Wired Register Field Descriptions ........................................................78
Table 5-11: BadVAddr Register Field Description ..................................................79
Table 5-12: Count Register Field Description ..........................................................80
Table 5-13: EntryHi Register Field Descriptions .....................................................81
Table 5-14: Compare Register Field Description ......................................................82
Table 5-15: Status Register Field Descriptions ........................................................84
Table 5-16: Cause Register Field Descriptions ........................................................87
Table 5-17: Cause Register ExcCode Field Descriptions ........................................88
Table 5-18: EPC Register Field Description .............................................................90
Table 5-19: PRId Register Field Descriptions ...........................................................91
Table 5-20: Config Register Field Descriptions ........................................................92
Table 5-21: Cache Coherency Attributes ................................................................93
Table 5-22: Config1 Register Field Descriptions — Select 1 ....................................94
Table 5-23: **LLAddr** Register Field Descriptions ................................................................. 96
Table 5-24: **WatchLo** Register Field Descriptions ............................................................ 97
Table 5-25: **WatchHi** Register Field Descriptions ........................................................... 98
Table 5-26: **Debug** Register Field Descriptions ............................................................... 99
Table 5-27: **DEPC** Register Formats ............................................................................... 102
Table 5-28: **TagLo** Register Field Descriptions ............................................................. 103
Table 5-29: **DataLo** Register Field Description ............................................................... 104
Table 5-30: **ErrorEPC** Register Field Description ......................................................... 105
Table 5-31: **DSave** Register Field Description .............................................................. 106
Table 7-1: Instruction and Data Cache Attributes ............................................................. 111
Table 7-2: Instruction and Data Cache Sizes ..................................................................... 112
Table 9-1: **Debug Control Register** Field Descriptions .................................................... 118
Table 9-2: Overview of Status Register for Instruction Breakpoints ................................. 121
Table 9-3: Overview of Registers for each Instruction Breakpoint .................................... 121
Table 9-4: Overview of Status Register for Data Breakpoints ........................................ 121
Table 9-5: Overview of Registers for each Data Breakpoint ............................................ 122
Table 9-6: Addresses for Instruction Breakpoint Registers .............................................. 126
Table 9-7: **IBS** Register Field Descriptions .................................................................. 127
Table 9-8: **IBAn** Register Field Descriptions ............................................................... 128
Table 9-9: **IBMn** Register Field Descriptions ............................................................... 129
Table 9-10: **IBASIDn** Register Field Descriptions ......................................................... 130
Table 9-11: **IBCn** Register Field Descriptions ............................................................. 131
Table 9-12: Addresses for Data Breakpoint Registers ..................................................... 132
Table 9-13: **DBS** Register Field Descriptions .............................................................. 133
Table 9-14: **DBAn** Register Field Descriptions ............................................................. 134
Table 9-15: **DBMn** Register Field Descriptions ............................................................. 135
Table 9-16: **DBASIDn** Register Field Descriptions ....................................................... 136
Table 9-17: **DBCn** Register Field Descriptions ............................................................. 137
Table 9-18: **DBVn** Register Field Descriptions ............................................................. 139
Table 9-19: EJTAG Interface Pins ..................................................................................... 140
Table 9-20: Implemented EJTAG instructions .................................................................. 144
Table 9-21: Device Identification Register ....................................................................... 147
Table 9-22: Implementation Register Descriptions .......................................................... 148
Table 9-23: EJTAG Control Register Descriptions ......................................................... 149
Table 10-1: Byte Access within a Word ............................................................................ 157
Table 11-1: Symbols Used in Instruction Operation Statements ....................................... 166
Table 11-2: AccessLength Specifications for Loads/Stores ............................................. 170
Table 11-3: Encoding of the **Opcode** Field ................................................................ 172
Table 11-4: Special Opcode encoding of Function Field ............................................... 172
Table 11-5: Special2 Opcode Encoding of Function Field .............................................. 173
Table 11-6: **RegImm** Encoding of rt Field .................................................................. 173
Table 11-7: **COP0** Encoding of rs Field ..................................................................... 173
Table 11-8: **COP0** Encoding of Function Field When rs=CO ..................................... 173
Table 11-9: Instruction Set ............................................................................................... 174
Table 11-10: Usage of Effective Address ........................................................................ 212
Table 11-11: Encoding of Bits[17:16] of CACHE Instruction ........................................... 213
Table 11-12: Encoding of Bits [20:18] of the CACHE Instruction ...................................... 214
Table 11-13: Values of the **hint** Field for the PREF Instruction ..................................... 267
Chapter 1
Introduction to the MIPS32 4K™ Processor Core Family

The MIPS32 4K™ processor cores from MIPS® Technologies are high-performance, low-power, 32-bit MIPS RISC cores intended for custom system-on-silicon applications. The cores are designed for semiconductor manufacturing companies, ASIC developers, and system OEMs who want to rapidly integrate their own custom logic and peripherals with a high-performance RISC processor. The cores are fully synthesizable to allow maximum flexibility; they are highly portable across processes and can be easily integrated into full system-on-silicon designs, allowing developers to focus their attention on end-user products.

The cores are ideally positioned to support new products for emerging segments of the digital consumer, network, systems, and information management markets, enabling new tailored solutions for embedded applications.

The 4K family has three members: the 4Kc™, 4Km™, and 4Kp™ cores. The cores incorporate aspects of both the MIPS Technologies R3000® and R4000® processors. The three devices differ mainly in the type of multiply-divide unit (MDU) and the memory management unit (MMU).

• The 4Kc core contains a fully-associative translation lookaside buffer (TLB) based MMU and pipelined MDU.
• The 4Km core contains a fixed mapping (FM) mechanism in the MMU, that is smaller and simpler than the TLB-based implementation used in the 4Kc core. A pipelined MDU (like the 4Kc core) is used.
• The 4Kp core contains the same FM-based MMU (like the 4Km core), but a smaller non-pipelined MDU.

Optional instruction and data caches are fully programmable from 0 - 16 Kbytes in size. In addition, each cache can be organized as direct-mapped, 2-way, 3-way, or 4-way set associative. On a cache miss, loads are blocked only until the first critical word becomes available. The pipeline resumes execution while the remaining words are being written to the cache. Both caches are virtually indexed and physically tagged. Virtual indexing allows the cache to be indexed in the same clock in which the address is generated rather than waiting for the virtual-to-physical address translation in the Translation Lookaside Buffer (TLB).

All cores execute the MIPS32™ instruction set architecture (ISA). The MIPS32 ISA contains all MIPS II instructions as well as special multiply-accumulate, conditional move, prefetch, wait, and zero/one detect instructions. The R4000-style memory management unit of the 4Kc core contains a 3-entry instruction TLB (ITLB), a 3-entry data TLB(DTLB), and a 16 dual-entry joint TLB (JTLB) with variable page sizes. The 4Km and 4Kp processors cores contain a simplified fixed mapping (FM) mechanism where the mapping of address spaces is determined through bits in the CP0 Config (select 0) register.

The 4Kc and 4Km multiply-divide unit (MDU) supports a maximum issue rate of one 32x16 multiply (MUL/MULT/MULTU), multiply-add (MADD/MADDU), or multiply-subtract (MSUB/MSUBU) operation per clock, or one 32x32 MUL, MADD, or MSUB every other clock. The basic Enhanced JTAG (EJTAG) features provide CPU run control with stop, single stepping and re-start, and with software breakpoints through the SDBBP instruction. In addition, optional instruction and data virtual address hardware breakpoints, and optional connection to an external EJTAG probe through the Test Access Port (TAP), may be included.

This chapter provides an overview of the MIPS32 4K processor cores and consists of the following sections:

• Section 1.1 , "Features"
• Section 1.2 , "Block Diagram"
• Section 1.3 , "Required Logic Blocks"
• Section 1.4 , "Optional Logic Blocks"
1.1 Features

• 32-bit Address and Data Paths
• MIPS32 compatible instruction set
  – All MIPSII™ instructions
  – Multiply-add and multiply-subtract instructions (MADD, MADU, MSUB, MSUBU)
  – Targeted multiply instruction (MUL)
  – Zero and one detect instructions (CLZ, CLO)
  – Wait instruction (WAIT)
  – Conditional move instructions (MOVZ, MOVN)
  – Prefetch instruction (PREF)
• Programmable Cache Sizes
  – Individually configurable instruction and data caches
  – Sizes from 0 up to 16-Kbyte
  – Direct mapped, 2-, 3-, or 4-Way set associative
  – Loads that miss in the cache are blocked only until critical word is available
  – Write-through, no write-allocate
  – 128 bit (16-byte) cache line size, word sectored - suitable for standard 32-bit wide single-port SRAM
  – Virtually indexed, physically tagged
  – Cache line locking support
  – Non-blocking prefetces
• ScratchPad Ram support
  – Replace one way of I$ and/or D$
  – Max 20-bit index (1M address)
  – Memory mapped registers attached to scratchpad port can be used as a co-processor interface
• R4000 Style Privileged Resource Architecture
  – Count/compare registers for real-time timer interrupts
  – Instruction and data watch registers for software breakpoints
  – Separate interrupt exception vector
• Programmable Memory Management Unit (4Kc core only)
  – 16 dual-entry R4000 style JTLB with variable page sizes
  – 3-entry instruction TLB
  – 3-entry data TLB
• Programmable Memory Management Unit (4Km and 4Kp cores only)
  – fixed mapping (no JTLB, ITLB, or DTLB)
  – Address spaces mapped using register bits
• Simple Bus Interface Unit (BIU)
  – All I/Os fully registered
  – Separate unidirectional 32-bit address and data buses
  – Two 16-byte collapsing write buffers
• Multiply-Divide Unit (4Kc and 4Km cores)
  – Max issue rate of one 32x16 multiply per clock
  – Max issue rate of one 32x32 multiply every other clock
  – Early in divide control. Minimum 11, maximum 34 clock latency on divide
• Multiply-Divide Unit (4Kp cores)
  – Iterative multiply and divide. 32 or more cycles for each instruction.
• Power Control
  – No minimum frequency
  – Power-down mode (triggered by WAIT instruction)
  – Support for software-controlled clock divider
• EJTAG Debug Support
  – CPU control with start, stop and single stepping
  – Software breakpoints via the SDBBP instruction
  – Optional hardware breakpoints on virtual addresses; 4 instruction and 2 data breakpoints, 2 instruction and 1 data breakpoint, or no breakpoints
  – Test Access Port (TAP) facilitates high speed download of application code

1.2 Block Diagram

All cores contain both required and optional blocks. Required blocks are the lightly shaded areas of the block diagram and must be implemented to remain MIPS-compliant. Optional blocks can be added to the cores based on the needs of the implementation. The required blocks are as follows:

• Execution Unit
• Multiply-Divide Unit (MDU)
• System Control Coprocessor (CP0)
• Memory Management Unit (MMU)
• Cache Controller
• Bus Interface Unit (BIU)
• Power Management

Optional blocks include:
• Instruction Cache (I$)
• Data Cache (D$)
• Enhanced JTAG (EJTAG) Controller
Figure 1-1 shows a block diagram of a 4K core. The MMU can be implemented using either a translation lookaside buffer (TLB) in the case of the 4Kc core, or a fixed mapping (FM) in the case of the 4Km and 4Kp cores. Refer to Chapter 3, “Memory Management,” on page 27 for more information.

Figure 1-1 4K processor Core block diagram

1.3 Required Logic Blocks

The following subsections describe the various required logic blocks of the 4K processor cores.

1.3.1 Execution Unit

The core execution unit implements a load-store architecture with single-cycle Arithmetic Logic Unit (ALU) operations (logical, shift, add, subtract) and an autonomous multiply-divide unit. The core contains thirty-two 32-bit general-purpose registers used for scalar integer operations and address calculation. The register file consists of two read ports and one write port and is fully bypassed to minimize operation latency in the pipeline.

The execution unit includes:
- 32-bit adder used for calculating the data address
- Address unit for calculating the next instruction address
- Logic for branch determination and branch target address calculation
- Load aligner
- Bypass multiplexers used to avoid stalls when executing instruction streams where data-producing instructions are followed closely by consumers of their results
- Zero/One detect unit for implementing the CLZ and CLO instructions
- ALU for performing bitwise logical operations
- Shifter and Store aligner
1.3 Required Logic Blocks

1.3.2 Multiply/Divide Unit (MDU)

The Multiply/Divide unit performs multiply and divide operations. In the 4Kc and 4Km processors, the MDU consists of a 32x16 booth-encoded multiplier, result-accumulation registers (HI and LO), a divide state machine, and all multiplexers and control logic required to perform these functions. This pipelined MDU supports execution of a 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issue of back-to-back 32x32 multiply operations. Divide operations are implemented with a simple 1 bit per clock iterative algorithm and require 35 clock cycles in worst case to complete. Early-in to the algorithm detects sign extension of the dividend, if it is actual size is 24, 16 or 8 bit. the divider will skip 7, 15 or 23 of the 32 iterations. An attempt to issue a subsequent MDU instruction while a divide is still active causes a pipeline stall until the divide operation is completed.

In the 4Kp processor, the non-pipelined MDU consists of a 32-bit full-adder, result-accumulation registers (HI and LO), a combined multiply/divide state machine, and all multiplexers and control logic required to perform these functions. It performs any multiply using 32 cycles in an iterative 1 bit per clock algorithm. Divide operations are also implemented with a simple 1 bit per clock iterative algorithm (no early-in) and require 35 clock cycles to complete. An attempt to issue a subsequent MDU instruction while a multiply/divide is still active causes a pipeline stall until the operation is completed.

All cores implement an additional multiply instruction, MUL, which specifies that lower 32-bits of the multiply result be placed in the register file instead of the HI/LO register pair. By avoiding the explicit move from LO (MFLO) instruction, required when using the LO register, and by supporting multiple destination registers, the throughput of multiply-intensive operations is increased.

Two instructions, multiply-add (MADD/MADDDU) and multiply-subtract (MSUB/MSUBU), are used to perform the multiply-add and multiply-subtract operations. The MADD instruction multiplies two numbers and then adds the product to the current contents of the HI and LO registers. Similarly, the MSUB instruction multiplies two operands and then subtracts the product from the HI and LO registers. The MADD/MADDDU and MSUB/MSUBU operations are commonly used in Digital Signal Processor (DSP) algorithms.

1.3.3 System Control Coprocessor (CP0)

In the MIPS architecture, CP0 is responsible for the virtual-to-physical address translation, cache protocols, the exception control system, the processor’s diagnostics capability, operating mode selection (kernel vs. user mode), and the enabling/disabling of interrupts. Configuration information such as cache size, set associativity, and EJTAG debug features are available by accessing the CP0 registers. Refer to Chapter 5, “CP0 Registers,” on page 69 for more information on the CP0 registers. Refer to Chapter 9, “EJTAG Debug Support,” on page 117 for more information on EJTAG debug registers.

1.3.4 Memory Management Unit (MMU)

Each core contains an MMU that interfaces between the execution unit and the cache controller, shown in Figure 1-1. Although the 4Kc core implements a 32-bit architecture, the Memory Management Unit (MMU) is modeled after the MIPS32 architecture.

The 4Kc core implements a TLB-based MMU. The TLB consists of three translation buffers: a 16 dual-entry fully associative Joint TLB (JTLB), a 3-entry fully associative Instruction TLB (ITLB) and a 3-entry fully associative data TLB(DTLB). The ITLB and DTLB (the micro TLBs) are managed by the hardware and are not software visible. The micro TLBs contain subsets of the JTLB. When translating addresses, the corresponding micro TLB (I or D) is accessed first. If there is not a matching entry, the JTLB is used to translate the address and refill the micro TLB. If the entry is not found in the JTLB, an exception is taken. To minimize the micro TLB miss penalty, the JTLB is looked up in parallel with the DTLB for data references. This results in a 1 cycle stall for a DTLB miss and a 2 cycle stall for an ITLB miss.
Chapter 1 Introduction to the MIPS32 4K™ Processor Core Family

The 4Km and 4Kp cores implement a FM-based MMU instead of a TLB-based. The FM replaces both the JTLB, ITLB and DTLB in the 4Kc core. The FM performs a simple translation to get the physical address from the virtual address. Refer to Chapter 3, “Memory Management,” on page 27 for more information on the FM.

Figure 1-2 shows how the ITLB/FM, DTLB/FM, JTLB are used.

![Address translation diagram](image)

1. JTLB only exists in the 4Kc core
2. ITLB/DTLB implemented in the 4Kc core only. FM implemented in the 4Km and 4Kp cores.

**Figure 1-2 Address translation during a Cache access**

1.3.5 Cache Controllers

The data and instruction cache controllers support caches of various sizes, organizations, and set associativity. For example, the data cache can be 2 Kbytes in size and 2-way set associative, while the instruction cache can be 8 Kbytes in size and 4-way set associative. There is a separate cache controller for IS and DS.

Each cache controller contains and manages a one-line fill buffer. Besides accumulating data to be written to the cache, the fill buffer is accessed in parallel with the cache and data can be bypassed back to the core.

Refer to Chapter 7, “Caches,” on page 111 for more information on the instruction and data cache controllers.

1.3.6 Bus Interface Unit (BIU)

The Bus Interface Unit (BIU) controls the external interface signals. Additionally, it contains the implementation of a 32-byte collapsing write-buffer. The purpose of this buffer is to hold and combine write transactions before issuing them to the external interface. Since the data caches for all cores follow a write-through cache policy, the write-buffer significantly reduces the number of write transactions on the external interface as well as reducing the amount of stalling in the core due to issuance of multiple writes in a short period of time.

The write-buffer is organized as two 16-byte buffers. Each buffer contains data from a single 16-byte aligned block of memory. One buffer contains the data currently being transferred on the external interface, while the other buffer contains accumulating data from the core.
1.3.7 Power Management

The core offers a number of power management features, including low-power design, active power management, and power-down modes of operation. The core is a static design that supports a WAIT instruction designed to signal the rest of the device that execution and clocking should be halted, hence reducing system power consumption during idle periods.

The core provides two mechanisms for system-level, low-power support:

- Register-controlled power management
- Instruction-controlled power management

In register controlled power management mode the core provides three bits in the CP0 Status register for software control of the power management function and allows interrupts to be serviced even when the core is in power-down mode. In instruction controlled power-down mode execution of the WAIT instruction is used to invoke low-power mode.

Refer to Chapter 8, “Power Management,” on page 115 for more information on power management.

1.4 Optional Logic Blocks

The core consists of the following optional logic blocks as shown in the block diagram in Figure 1-1.

1.4.1 Instruction Cache

The instruction cache is an optional on-chip memory array of up to 16 Kbytes. The cache is virtually indexed and physically tagged, allowing the virtual-to-physical address translation to occur in parallel with the cache access rather than having to wait for the physical address translation. The tag holds 22 bits of the physical address, 4 valid bits, a lock bit, and the LRF (Least Recently Filled) replacement bit.

All cores support instruction cache-locking. Cache locking allows critical code to be locked into the cache on a “per-line” basis, enabling the system designer to maximize the efficiency of the system cache. Cache locking is always available on all instruction cache entries. Entries can be marked as locked or unlocked (by setting or clearing the lock-bit) on a per-entry basis using the CACHE instruction.

1.4.2 Data Cache

The data cache is an optional on-chip memory array of up to 16-Kbytes. The cache is virtually indexed and physically tagged, allowing the virtual-to-physical address translation to occur in parallel with the cache access. The tag holds 22 bits of the physical address, 4 valid bits, a lock bit, and the LRF replacement bit.

In addition to instruction cache locking, all cores also support a data cache locking mechanism identical to the instruction cache, with critical data segments to be locked into the cache on a “per-line” basis. The locked contents cannot be selected for replacement on a cache miss, but can be updated on a store hit.

Cache locking is always available on all data cache entries. Entries can be marked as locked or unlocked on a per-entry basis using the CACHE instruction.

The physical data cache memory must be byte writable to support non-word store operations.
1.4.3 EJTAG Controller

All cores provide basic EJTAG support with debug mode, run control, single step and software breakpoint instruction (SDBBP) as part of the core. These features allow for the basic software debug of user and kernel code.

Optional EJTAG features include hardware breakpoints. A 4K core may have four instruction breakpoints and two data breakpoints, two instruction breakpoints and one data breakpoint, or no breakpoints. The hardware instruction breakpoints can be configured to generate a debug exception when an instruction is executed anywhere in the virtual address space. Bit mask and address space identifier (ASID) values may apply in the address compare. These breakpoints are not limited to code in RAM like the software instruction breakpoint (SDBBP). The data breakpoints can be configured to generate a debug exception on a data transaction. The data transaction may be qualified with both virtual address, data value, size and load/store transaction type. Bit mask and ASID values may apply in the address compare, and byte mask may apply in the value compare.

Refer to Chapter 9, “EJTAG Debug Support,” on page 117 for more information on hardware breakpoints.

An optional Test Access Port (TAP) provides for the communication from an EJTAG probe to the CPU through a dedicated port, may also be applied to the core. This provides the possibility for debugging without debug code in the application, and for download of application code to the system.

Refer to Chapter 9, “EJTAG Debug Support,” on page 117 for more information on the EJTAG features.
Chapter 2

Pipeline

The MIPS32 4K™ processor cores implement a 5-stage pipeline similar to the original R3000 pipeline. The pipeline allows the processor to achieve high frequency while minimizing device complexity, reducing both cost and power consumption. This chapter contains the following sections:

- Section 2.1, "Pipeline Stages"
- Section 2.2, "Instruction Cache Miss"
- Section 2.3, "Data Cache Miss"
- Section 2.4, "Multiply/Divide Operations"
- Section 2.5, "MDU Pipeline (4Kc and 4Km Cores)"
- Section 2.6, "MDU Pipeline (4Kp Core Only)"
- Section 2.7, "Branch Delay"
- Section 2.8, "Data Bypassing"
- Section 2.9, "Interlock Handling"
- Section 2.10, "Slip Conditions"
- Section 2.11, "Instruction Interlocks"
- Section 2.12, "Instruction Hazards"

2.1 Pipeline Stages

The pipeline consists of five stages:

- Instruction (I stage)
- Execution (E stage)
- Memory (M stage)
- Align/Accumulate (A stage)
- Writeback (W stage)

All three cores implement a “Bypass” mechanism that allows the result of an operation to be sent directly to the instruction that needs it without having to write the result to the register and then read it back.

Figure 2-1 shows the operations performed in each pipeline stage of the 4Kc processor.
Chapter 2 Pipeline

Figure 2-1 4Kc Core Pipeline Stages

Figure 2-2 shows the operations performed in each pipeline stage of the 4Km processor core.

Figure 2-2 4Km Core Pipeline Stages

Figure 2-3 shows the operations performed in each pipeline stage of the 4Kp processor core.

Figure 2-3 4Kp Core Pipeline Stages
2.1 Pipeline Stages

2.1.1 I Stage: Instruction Fetch

During the Instruction fetch stage:

• An instruction is fetched from the instruction cache.
• The I-TLB performs a virtual-to-physical address translation (4Kc core only).

2.1.2 E Stage: Execution

During the Execution stage:

• Operands are fetched from the register file.
• Operands from M and A stage are bypassed to this stage.
• The Arithmetic Logic Unit (ALU) begins the arithmetic or logical operation for register-to-register instructions.
• The ALU calculates the data virtual address for load and store instructions.
• The ALU determines whether the branch condition is true and calculates the virtual branch target address for branch instructions.
• Instruction logic selects an instruction address
• All multiply and divide operations begin in this stage.

2.1.3 M Stage: Memory Fetch

During the Memory Fetch stage:

• The arithmetic or logic ALU operation completes.
• The data cache fetch and the data virtual-to-physical address translation are performed for load and store instructions.
• Data TLB (4Kc core only) and data cache lookup are performed and a hit/miss determination is made.
• A 16x16 or 32x16 MUL operation completes in the array and stalls for one clock in the M stage to complete the carry-propagate-add in the M stage (4Kc and 4Km cores).
• A 32x32 MUL operation stalls for two clocks in the M stage to complete second cycle of the array and the carry-propagate-add in the M stage (4Kc and 4Km cores).
• A 16x16 or 32x16 MULT/MADD/MSUB operation completes in the array (4Kc and 4Km cores).
• A 32x32 MULT/MADD/MSUB operation stalls for one clock in the MMDU stage of the MDU pipeline to complete second cycle in the array (4Kc and 4Km cores).
• A divide operation stalls for a maximum of 32 clocks in the MMDU stage of the MDU pipeline (4Kc and 4Km cores).
• A multiply operation stalls for 31 clocks in MMDU stage (4Kp core only).
• A multiply-accumulate operation stalls for 33 clocks in MMDU stage (4Kp core only).
• A divide operation stalls for 32 clocks in the MMDU stage (4Kp core only).

2.1.4 A Stage: Align/Accumulate

During the Align/Accumulate stage:

• A separate aligner aligns loaded data with its word boundary.
• A MUL operation makes the result available for writeback. The actual register writeback is performed in the W stage (all 4K cores).

• A MULT/MADD/MSUB operation performs the carry-propagate-add. This includes the accumulate step for the MADD/MSUB operations. The actual register writeback to HI and LO is performed in the W stage (4Kc and 4Km cores).

• A divide operation performs the final Sign-Adjust. The actual register writeback to HI and LO is performed in the W stage (4Kc and 4Km cores).

• A multiply/divide operation writes to HI/LO registers (4Kp core only).

2.1.5 W Stage: Writeback

• For register-to-register or load instructions, the result is written back to the register file during the W stage.

2.2 Instruction Cache Miss

When the instruction cache is indexed, the instruction address is translated to determine if the required instruction resides in the cache. An instruction cache miss occurs when the requested instruction address does not reside in the instruction cache. When a cache miss is detected in the I stage, the core transitions to the E stage. The pipeline stalls in the E stage until the miss is resolved. The bus interface unit must select the address from multiple sources. If the address bus is busy, the request will remain in this arbitration stage (B-ASel in Figure 2-4) until the bus is available. The core drives the selected address onto the bus. The number of clocks required to access the bus is determined by the access time of the array that contains the data. The number of clocks required to return the data once the bus is accessed is also determined by the access time of the array.

Once the data is returned to the core, the critical word is written to the instruction register for immediate use. The bypass mechanism allows the core to use the data once it becomes available, as opposed to having the entire cache line written to the instruction cache, then reading out the required word.

Figure 2-4 shows a timing diagram of an instruction cache miss.

![Figure 2-4 Instruction Cache Miss Timing](image)

2.3 Data Cache Miss

When the data cache is indexed, the data address is translated to determine if the required data resides in the cache. A data cache miss occurs when the requested data address does not reside in the data cache.

When a data cache miss is detected in the M stage (D-TLB), the core transitions to the A stage. The pipeline stalls in the A stage until the miss is resolved (requested data is returned). The bus interface unit arbitrates between multiple
requests and selects the correct address to be driven onto the bus (B-ASel in Figure 2-5). The core drives the selected address onto the bus. The number of clocks required to access the bus is determined by the access time of the array containing the data. The number of clocks required to return the data once the bus is accessed is also determined by the access time of the array.

Once the data is returned to the core, the critical word of data passes through the aligner before being forwarded to the execution unit and register file. The bypass mechanism allows the core to use the data once it becomes available, as opposed to having the entire cache line written to the data cache, then reading out the required word.

Figure 2-5 shows a timing diagram of a data cache miss.

---

**2.4 Multiply/Divide Operations**

All three cores implement the standard MIPS II™ multiply and divide instructions. Additionally, several new instructions were added for enhanced performance.

The targeted multiply instruction, MUL, specifies that multiply results be placed in the general purpose register file instead of the HI/LO register pair. By avoiding the explicit MFLO instruction, required when using the LO register, and by supporting multiple destination registers, the throughput of multiply-intensive operations is increased.

Four instructions, multiply-add (MADD), multiply-add-unsigned (MADDDU) multiply-subtract (MSUB), and multiply-subtract-unsigned (MSUBU), are used to perform the multiply-accumulate and multiply-subtract operations. The MADD/MADDDU instruction multiplies two numbers and then adds the product to the current contents of the HI and LO registers. Similarly, the MSUB/MSUBU instruction multiplies two operands and then subtracts the product from the HI and LO registers. The MADD/MADDDU and MSUB/MSUBU operations are commonly used in DSP algorithms.

All multiply operations (except the MUL instruction) write to the HI/LO register pair. All integer operations write to the general purpose registers (GPR). Because MDU operations write to different registers than integer operations, following integer instructions can execute before the MDU operation has completed. The MFLO and MFHI instructions are used to move data from the HI/LO register pair to the GPR file. If a MFLO or MFHI instruction is issued before the MDU operation completes, it will stall to wait for the data.

**2.5 MDU Pipeline (4Kc and 4Km Cores)**

The 4Kc and 4Km processor cores contain an autonomous multiply/divide unit (MDU) with a separate pipeline for multiply and divide operations. This pipeline operates in parallel with the integer unit (IU) pipeline and does not stall when the IU pipeline stalls. This allows long-running MDU operations, such as a divide, to be partially masked by system stalls and/or other integer unit instructions.
Chapter 2 Pipeline

The MDU consists of a 32x16 booth encoded multiplier, result/accumulation registers (HI and LO), a divide state machine, and all necessary multiplexers and control logic. The first number shown (‘32’ of 32x16) represents the \( rs \) operand. The second number (‘16’ of 32x16) represents the \( rt \) operand. The core only checks the latter (\( rt \)) operand value to determine how many times the operation must pass through the multiplier. The 16x16 and 32x16 operations pass through the multiplier once. A 32x32 operation passes through the multiplier twice.

The MDU supports execution of a 16x16 or 32x16 multiply operation every clock cycle; 32x32 multiply operations can be issued every other clock cycle. Appropriate interlocks are implemented to stall the issue of back-to-back 32x32 multiply operations. Multiply operand size is automatically determined by logic built into the MDU. Divide operations are implemented with a simple 1 bit per clock iterative algorithm with an early in detection of sign extension on the dividend (\( rs \)). Any attempt to issue a subsequent MDU instruction while a divide is still active causes an IU pipeline stall until the divide operation is completed.

Table 2-1 lists the latencies (number of cycles until a result is available) for multiply and divide instructions. The latencies are listed in terms of pipeline clocks. In this table ‘latency’ refers to the number of cycles necessary for the first instruction to produce the result needed by the second instruction.

<table>
<thead>
<tr>
<th>Size of operand</th>
<th>1st Instruction</th>
<th>Instruction Sequence</th>
<th>Latency clocks</th>
</tr>
</thead>
<tbody>
<tr>
<td>16 bit MUL</td>
<td>MULT/MULTU, MADD/MADDU, or MSUB/MSUBU</td>
<td>MADD/MADDU, MSUB/MSUBU, or MFHI/MFLO</td>
<td>1</td>
</tr>
<tr>
<td>32 bit MUL</td>
<td>MULT/MULTU, MADD/MADDU, or MSUB/MSUBU</td>
<td>MADD/MADDU, MSUB/MSUBU, or MFHI/MFLO</td>
<td>2</td>
</tr>
<tr>
<td>16 bit DIVU</td>
<td>DIVU</td>
<td>MFHI/MFLO</td>
<td>9</td>
</tr>
<tr>
<td>32 bit DIVU</td>
<td>DIVU</td>
<td>MFHI/MFLO</td>
<td>17</td>
</tr>
<tr>
<td>8 bit DIVU</td>
<td>DIVU</td>
<td>MFHI/MFLO</td>
<td>25</td>
</tr>
<tr>
<td>16 bit DIVU</td>
<td>DIVU</td>
<td>MFHI/MFLO</td>
<td>33</td>
</tr>
</tbody>
</table>

Note: [1] For multiply operations this is the \( rt \) operand. For divide operations this is the \( rs \) operand.
Note: [2] Integer Operation refers to any integer instruction that uses the result of a previous MDU operation.
Note: [3] This does not include the 1 or 2 IU pipeline stalls (16 bit or 32 bit) that MUL operation causes irrespective of the following instruction. These stalls do not add to the latency of 2.
Note: [4] If both operands are positive the Sign Adjust stage is bypassed. Latency is then the same as for DIVU.
In Table 2-1 a latency of one means that the first and second instruction can be issued back to back in the code without the MDU causing any stalls in the IU pipeline. A latency of two means that if issued back to back, the IU pipeline will be stalled for one cycle. MUL operations are special because it needs to stall the IU pipeline in order to maintain its register file write slot. Consequently the MUL 16x16 or 32x16 operation will always force a one cycle stall of the IU pipeline, and the MUL 32x32 will force a two cycle stall. If the integer instruction immediately following the MUL operation uses its result, an additional stall is forced on the IU pipeline.

Table 2-2 lists the repeat rates (peak issue rate of cycles until the operation can be reissued) for multiply accumulate/subtract instructions. The repeat rates are listed in terms of pipeline clocks. In this table ‘repeat rate’ refers to the case where the first MDU instruction (in the table below) is back to back with the second instruction.

<table>
<thead>
<tr>
<th>Operand Size of 1st Instruction</th>
<th>Instruction Sequence</th>
<th>Repeat Rate</th>
</tr>
</thead>
<tbody>
<tr>
<td>16 bit</td>
<td>MULT/MULTU, MADD/MADDDU, MSUB/MSUBU</td>
<td>1</td>
</tr>
<tr>
<td>32 bit</td>
<td>MULT/MULTU, MADD/MADDDU, MSUB/MSUBU</td>
<td>2</td>
</tr>
</tbody>
</table>

Table 2-2 4Kc Core Instruction Repeat Rates

Figure 2-6 below shows the pipeline flow for the following sequence:
1. 32x16 multiply (Mult₁)
2. Add
3. 32x32 multiply (Mult₂)
4. Sub

The 32x16 multiply operation requires one clock of each pipeline stage to complete. The 32x32 requires two clocks in the M_MDU pipe-stage. The MDU pipeline is shown as the shaded areas of Figure 2-6 and always starts a computation in the final phase of the E stage. As shown in the figure, the M_MDU pipe-stage of the MDU pipeline occurs in parallel with the M stage of the IU pipeline, the A_MDU stage occurs in parallel with the A stage, and the W_MDU stage occurs in parallel with the W stage. However in case the instruction in the MDU pipeline needs multiple passes through the same MDU stage, this parallel behavior will be skewed by one or more clocks. This is not a problem because results in the MDU pipeline are written to HI and LO registers, while the integer pipeline results are written to the register file.

Figure 2-6 MDU Pipeline behavior during multiply operations (4Kc & 4Km processors)

The following is a cycle-by-cycle analysis of Figure 2-6.
1. The first 32x16 multiply operation (Mult\textsubscript{1}) enters the I stage and is fetched from the instruction cache.

2. An Add operation enters the I stage. The Mult\textsubscript{1} operation enters the E stage. The integer and MDU pipelines share the I and E pipeline stages. At the end of the E stage in cycle 2, the multiply operation (Mult\textsubscript{1}) is passed to the MDU pipeline.

3. In cycle 3 a 32x32 multiply operation (Mult\textsubscript{2}) enters the I stage and is fetched from the instruction cache. Since the Add operation has not yet reached the M stage by cycle 3, there is no activity in the M stage of the integer pipeline at this time.

4. In cycle 4 the Sub instruction enters I stage. The second multiply operation (Mult\textsubscript{2}) enters the E stage. And the Add operation enters M stage of the integer pipe. Since the Mult\textsubscript{1} multiply is a 32x16 operation, only one clock is required for the M\textsubscript{MDU} stage, hence the Mult\textsubscript{1} operation passes to the A\textsubscript{MDU} stage of the MDU pipeline.

5. In cycle 5 the Sub instruction enters E stage. The Mult\textsubscript{2} multiply enters the M\textsubscript{MDU} stage. The Add operation enters the A stage of the integer pipeline. The Mult\textsubscript{1} operation completes and is written back in to the HI/LO register pair in the W\textsubscript{MDU} stage.

6. Since a 32x32 multiply requires two passes through the multiplier, with each pass requiring one clock, the 32x32 Mult\textsubscript{2} remains in the M\textsubscript{MDU} stage in cycle 6. The Sub instruction enters M stage in the integer pipeline. The Add operation completes and is written to the register file in the W stage of the integer pipeline.

7. The Mult\textsubscript{2} multiply operation progresses to the A\textsubscript{MDU} stage, and the Sub instruction progress to A stage.

8. The Mult\textsubscript{2} operation completes and is written to the HI/LO registers pair the W\textsubscript{MDU} stage, while the Sub instruction write to the register file in W stage.

2.5.1 32x16 Multiply (4Kc & 4Km Cores)

The 32x16 multiply operation begins in the last phase of the E stage, which is shared between the integer and MDU pipelines. In the latter phase of the E stage, the rs and rt operands arrive and the booth recoding function occurs at this time. The multiplication calculation requires one clock and occurs in the M\textsubscript{MDU} stage. In the A\textsubscript{MDU} stage, the carry-propagate-add function occurs and the operation is completed. The result is written back to the HI/LO register pair in the first half of the W\textsubscript{MDU} stage.

Figure 2-7 shows a diagram of a 32x16 multiply operation.

2.5.2 32x32 Multiply (4Kc & 4Km Cores)

The 32x32 multiply operation begins in the last phase of the E stage, which is shared between the integer and MDU pipelines. In the latter phase or the E stage, the rs and rt operands arrive and the booth recoding function occurs at this time. The multiplication calculation requires two clocks and occurs in the M\textsubscript{MDU} stage. In the A\textsubscript{MDU} stage, the carry-propagate-add (CPA) function occurs and the operation is completed. The result is written back to the HI/LO register pair in the first half of the W\textsubscript{MDU} stage.

Figure 2-8 shows a diagram of a 32x32 multiply operation.
2.5.3 Divide (4Kc & 4Km Cores)

Divide operations are implemented using a simple non-restoring division algorithm. This algorithm works only for positive operands, hence the first cycle of the M\textsubscript{MDU} stage is used to negate the \textit{rs} operand (RS Adjust) if needed. Note that this cycle is executed even if the adjustment is not necessary. At maximum the next 32 clocks (3-34) execute an iterative add/subtract function. In cycle 3 an early in detection is performed in parallel with the add/subtract. The adjusted \textit{rs} operand is detected to be zero extended on the upper most 8, 16 or 24 bits. If this is the case the following 7, 15 or 23 cycles of the add/subtract iterations are skipped.

The remainder adjust (Rem Adjust) cycle is required if the remainder was negative. Note that this cycle is taken even if the remainder was positive. A sign adjust is performed on the quotient and/or remainder if necessary. Note that the sign adjust cycle is skipped if both operands are positive. In this case the Rem Adjust is moved to the A\textsubscript{MDU} stage.

Figure 2-9, Figure 2-10, Figure 2-11 and Figure 2-12 show the latency for 8, 16, 24 and 32 bit divide operations, respectively. The repeat rate is either 11, 19, 27 or 35 cycles (one less if the sign adjust stage is skipped) as a second divide can be in the RS\textit{ Adjust} stage when the first divide is in the Reg WR stage.

---

**Figure 2-8 MDU Pipeline Flow During a 32x32 Multiply Operation**

**Figure 2-9 MDU Pipeline Flow During a 8 bit Divide (DIV) Operation**

**Figure 2-10 MDU Pipeline Flow During a 16 bit Divide (DIV) Operation**
2.6 MDU Pipeline (4Kp Core Only)

The multiply/divide unit (MDU) is a separate autonomous block for multiply and divide operations. The MDU is not pipelined, but rather performed the computations iteratively in parallel with the integer unit (IU) pipeline. It does not stall when the IU pipeline stalls. This allows the long-running MDU operations to be partially masked by system stalls and/or other integer unit instructions.

The MDU consists of one 32-bit adder result-accumulate registers (HI and LO), a combined multiply/divide state machine and all multiplexers and control logic. A simple 1-bit per clock recursive algorithm is used for both multiply and divide operations. Using booth’s algorithm all multiply operations complete in 32 clocks. Two extra clocks are needed for multiply-accumulate. The non-restoring algorithm used for divide operations will not work with negative numbers. Adjustment before and after are thus required depending on the sign of the operands. All divide operations complete in 33 to 35 clocks.

Table 2-3 lists the latencies (number of cycles until a result is available) for multiply and divide instructions. The latencies are listed in terms of pipeline clocks. In this table ‘latency’ refers to the number of cycles necessary for the second instruction to use the results of the first.
2.6 MDU Pipeline (4Kp Core Only)

### 2.6.1 Multiply (4Kp Core)

Multiply operations implement a simple iterative multiply algorithm. Using Booth’s approach, this algorithm works for both positive and negative operands. The operation uses 32 cycles in $M_{MDU}$ stage to complete a multiplication. The register writeback to HI and LO are done in the $A$ stage. For MUL operations, the register file writeback is done in the $W_{MDU}$ stage.

Figure 2-13 shows the latency for a multiply operation. The repeat rate is 33 cycles as a second multiply can be in the first $M_{MDU}$ stage when the first multiply is in $A_{MDU}$ stage.

![Figure 2-13 4Kp MDU Pipeline Flow During a Multiply Operation](image)

### 2.6.2 Multiply Accumulate (4Kp Core)

Multiply-accumulate operations use the same multiply machine as used for multiply only. Two extra stages are needed to perform the addition/subtraction. The operations uses 34 cycles in $M_{MDU}$ stage to complete the multiply-accumulate. The register writeback to HI and LO are done in the $A$ stage.

Figure 2-14 shows the latency for a multiply-accumulate operation. The repeat rate is 35 cycles as a second multiply-accumulate can be in the $E$ stage when the first multiply is in the last $M_{MDU}$ stage.

---

### Table 2-3 4Kp Core Instruction Latencies

<table>
<thead>
<tr>
<th>Operand Signs of 1st Instruction (Rs,Rt)</th>
<th>Instruction Sequence</th>
<th>Latency clocks</th>
</tr>
</thead>
<tbody>
<tr>
<td>any, any</td>
<td>MULT/MULTU</td>
<td>32</td>
</tr>
<tr>
<td>any, any</td>
<td>MADD/MADDU, MSUB/MSUBU, MFHI/MFLO</td>
<td>34</td>
</tr>
<tr>
<td>any, any</td>
<td>MUL</td>
<td>32</td>
</tr>
<tr>
<td>any, any</td>
<td>DIVU</td>
<td>33</td>
</tr>
<tr>
<td>pos, pos</td>
<td>DIV</td>
<td>33</td>
</tr>
<tr>
<td>any, neg</td>
<td>DIV</td>
<td>34</td>
</tr>
<tr>
<td>neg, pos</td>
<td>DIV</td>
<td>35</td>
</tr>
<tr>
<td>any, any</td>
<td>MFHI/MFLO</td>
<td>2</td>
</tr>
<tr>
<td>any, any</td>
<td>MTHI/MTLO</td>
<td>1</td>
</tr>
</tbody>
</table>

Note: [1] Integer Operation refers to any integer instruction that uses the result of a previous MDU operation.
Chapter 2 Pipeline

2.6.3 Divide (4Kp Core)

Divide operations also implement a simple non-restoring algorithm. This algorithm works only for positive operands, hence the first cycle of the M\textsubscript{MDU} stage is used to negate the rs operand (RS Adjust) if needed. Note that this cycle is executed even if negation is not needed. The next 32 cycle (3-34) executes an interactive add/subtract-shift function.

Two sign adjust (Sign Adjust 1/2) cycles are used to change the sign of one or both the quotient and the remainder. Note that one or both of these cycles are skipped if they are not needed. The rule is, if both operands were positive or if this is an unsigned division; both of the sign adjust cycles are skipped. If the rs operand was negative, one of the sign adjust cycles is skipped. If only the rs operand was negative, none of the sign adjust cycles are skipped. Register writeback to HI and LO are done in the A stage.

Figure 2-12 shows the latency for a divide operation. The repeat rate is either 34, 35 or 36 cycles (depending on how many sign adjust cycles are skipped) as a second divide can be in the E stage when the first divide is in the last M\textsubscript{MDU} stage.

Figure 2-15 4Kp MDU Pipeline Flow During a Divide (DIV) Operation

2.7 Branch Delay

The pipeline has a branch delay of one cycle. The one-cycle branch delay is a result of the branch decision logic operating during the E pipeline stage. This allows the branch target address calculated in the previous stage to be used for the instruction access in the following E stage. The branch delay slot means that no bubbles are injected into the pipeline on branch instructions. The address calculation and branch condition check are both performed in the E stage. The target PC is used for the next instruction in the I stage (2nd instruction after the branch).

The pipeline begins the fetch of either the branch path or the fall-through path in the cycle following the delay slot. After the branch decision is made, the processor continues with the fetch of either the branch path (for a taken branch) or the fall-through path (for the non-taken branch).

Figure 2-16 illustrates the branch delay.
2.8 Data Bypassing

Most MIPS32 instructions use one or two register values as source operands for the execution. These operands are fetched from the register file in the first part of E stage. The ALU straddles the E to M boundary, and can present the result early in M stage, however the result is not written in the register file until W stage. This leaves following instructions unable to use the result for 3 cycles. To overcome this problem Data bypassing is used.

Between the register file and the ALU a data bypass multiplexer is placed on both operands (see Figure 2-17). This enables the 4K core to forward data from preceding instructions which have the target register of the first instruction as one of the source operands. An M to E bypass and an A to E bypass feed the bypass multiplexers. A W to E bypass is not needed, as the register file is capable of making an internal bypass of Rd write data directly to the Rs and Rt read ports.

Figure 2-17 IU Pipeline Data bypass

Figure 2-18 Show the Data bypass for an Add1 instruction followed by a Sub2 and another Add3 instruction. The Sub2 instruction use the output from the Add1 instruction as one of the operands, and thus the M to E bypass is used. The following Add3 use the result from both the first Add1 instruction and the Sub2 instruction. Since the Add1 data is now in A stage, the A to E bypass is used, and the M to E bypass is used to bypass the Sub2 data to the Add2 instruction.
2.8.1 Load Delay

Load delay refers to the fact, that data fetched by a load instruction is not available in the integer pipeline until after the load aligner in A stage. All instructions need the source operands available in E stage. An instruction immediately following a load instruction will, if it has the same source register as was the target of the load, cause an instruction interlock pipeline slip in E stage (see Section 2.11, "Instruction Interlocks" on page 24). If not the first, but the second instruction after the load, use the data from the load, the A to E bypass (see Figure 2-17) exists to provide for stall free operation. An instruction flow of this shown in Figure 2-19.

2.8.2 Move from HI/LO and CP0 Delay

As indicated in Figure 2-17, not only load data, but also data from a move from the HI or LO register instruction (MFHI/MFLO) and a move from CP0 (MFC0) enter the IU-Pipeline in A stage. That is, data is not available in the integer pipeline until early in the A stage. The A to E bypass is available for this data. But as for Loads the instruction immediately after one of these instructions, can not use this data right away. If it does it will cause an instruction interlock slip in E stage (see Section 2.11, "Instruction Interlocks" on page 24). An interlock slip after a MFHI is illustrated in Figure 2-20.
2.9 Interlock Handling

Smooth pipeline flow is interrupted when cache misses occur or when data dependencies are detected. Interruptions handled using hardware, such as cache misses, are referred to as interlocks. At each cycle, interlock conditions are checked for all active instructions.

Table 2-4 lists the types of pipeline interlocks for the 4K processor cores.

Table 2-4 Pipeline Interlocks

<table>
<thead>
<tr>
<th>Interlock Type</th>
<th>Sources</th>
<th>Slip Stage</th>
</tr>
</thead>
<tbody>
<tr>
<td>ITLB Miss</td>
<td>Instruction TLB</td>
<td>I Stage</td>
</tr>
<tr>
<td>ICache Miss</td>
<td>Instruction cache</td>
<td>E Stage</td>
</tr>
<tr>
<td>Instruction</td>
<td>Producer-consumer hazards</td>
<td>E/M Stage</td>
</tr>
<tr>
<td></td>
<td>Hardware Dependencies (MDU/TLB)</td>
<td>E Stage</td>
</tr>
<tr>
<td>DTLB Miss</td>
<td>Data TLB</td>
<td>M Stage</td>
</tr>
<tr>
<td>Data Cache Miss</td>
<td>Load that misses in data cache</td>
<td>W Stage</td>
</tr>
<tr>
<td></td>
<td>Multi-cycle cache Op</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Sync</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Store when write thru buffer full</td>
<td></td>
</tr>
<tr>
<td></td>
<td>EJTAG breakpoint on store</td>
<td></td>
</tr>
<tr>
<td></td>
<td>VA match needing data value comparison</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Store hitting in fill buffer</td>
<td></td>
</tr>
</tbody>
</table>

In general, MIPS processors support two types of hardware interlocks:

- Stalls, which are resolved by halting the pipeline
- Slips, which allow one part of the pipeline to advance while another part of the pipeline is held static

In the 4K processor cores, all interlocks are handled as slips.
2.10 Slip Conditions

On every clock internal logic determines whether each pipe stage is allowed to advance. These slip conditions propagate backwards down the pipe. For example, if the M stage does not advance, neither will the E or I stages.

Slipped instructions are retried on subsequent cycles until they issue. The back end of the pipeline advances normally during slips in an attempt to resolve the conflict. NOPS are inserted into the bubble in the pipeline. Figure 2-21 shows an instruction cache miss.

![Figure 2-21 Instruction Cache Miss Slip](image)

Figure 2-21 shows a diagram of a two-cycle slip. In the first clock cycle, the pipeline is full and the cache miss is detected. Instruction I0 is in the A stage, instruction I1 is in the M stage, instruction I2 is in the E stage, and instruction I3 is in the I stage. The cache miss occurs in clock 2 when the I4 instruction fetch is attempted. I4 advances to the E-stage and waits for the instruction to be fetched from main memory. In this example it takes two clocks (3 and 4) to fetch the I4 instruction from memory. Once the cache miss is resolved in clock 4 and the instruction is bypassed to the cache, the pipeline is restarted, causing the I4 instruction to finally execute its E-stage operations.

2.11 Instruction Interlocks

Most instructions can be issued at a rate of one per clock cycle. In some cases, in order to ensure a sequential programming model, the issue of an instruction is delayed to ensure that the results of a prior instruction will be available. Table 2-5 details the instruction interactions that delay the issuance of an instruction into the processor pipeline.
2.12 Instruction Hazards

In general, the core ensures that instructions are executed following a fully sequential program model. Each instruction in the program sees the results of the previous instruction. There are some exceptions to this model. These exceptions are referred to as instruction hazards.

The following table shows the instruction hazards that exist in the core. The first and second instruction fields indicate the combination of instructions that do not ensure a sequential programming model. The Spacing field indicates the number of unrelated instructions (such as NOPs or SSNOPs) that should be placed between the first and second instructions of the hazard in order to ensure that the effects of the first instruction are seen by the second instruction. Entries in the table that are listed as 0 are traditional MIPS hazards which are not hazards on the 4K cores. (MT Compare to Timer Interrupt cleared is system dependent since Timer Interrupt is an output of the core that can be returned to the core on one of the SI_Int pins. This number is the minimum time due to going through the core’s I/O registers. Typical implementations will not add any latency to this).

### Table 2-5 Instruction Interlocks

<table>
<thead>
<tr>
<th>Instruction Interlocks</th>
<th>First Instruction</th>
<th>Second Instruction</th>
<th>Issue Delay (in Clock Cycles)</th>
<th>Slip Stage</th>
</tr>
</thead>
<tbody>
<tr>
<td>LB/LBU/LH/LHU/LL/LW/LWL/LWR</td>
<td>Consumer of load data</td>
<td>1</td>
<td>E stage</td>
<td></td>
</tr>
<tr>
<td>MFC0</td>
<td>Consumer of destination register</td>
<td>1</td>
<td>E stage</td>
<td></td>
</tr>
<tr>
<td>MULT/MADD/MSUB (4Kc and 4Km cores)</td>
<td>16bx32b</td>
<td>MFLO/MFHI</td>
<td>0</td>
<td>M stage</td>
</tr>
<tr>
<td></td>
<td>32bx32b</td>
<td></td>
<td>1</td>
<td>M stage</td>
</tr>
<tr>
<td>MUL (4Kc and 4Km cores)</td>
<td>16bx32b</td>
<td>Consumer of target data</td>
<td>2</td>
<td>E stage</td>
</tr>
<tr>
<td></td>
<td>32bx32b</td>
<td></td>
<td>3</td>
<td>E stage</td>
</tr>
<tr>
<td>MUL (4Kc and 4Km cores)</td>
<td>16bx32b</td>
<td>Non-Consumer of target data</td>
<td>1</td>
<td>E stage</td>
</tr>
<tr>
<td></td>
<td>32bx32b</td>
<td></td>
<td>2</td>
<td>E stage</td>
</tr>
<tr>
<td>MFHI/MFLO</td>
<td>Consumer of target data</td>
<td>1</td>
<td>E stage</td>
<td></td>
</tr>
<tr>
<td>MULT/MADD/MSUB (4Kc and 4Km cores)</td>
<td>16bx32b</td>
<td>MULT/MUL/MADD/MSUB MTHI/MTLO/DIV</td>
<td>0</td>
<td>E stage</td>
</tr>
<tr>
<td></td>
<td>32bx32b</td>
<td></td>
<td>1</td>
<td>E stage</td>
</tr>
<tr>
<td>DIV</td>
<td>MULT/MUL/MADD/MSUB MTHI/MTLO/MFHI/MFLO/ODIV</td>
<td>Until DIV completes</td>
<td>E stage</td>
<td></td>
</tr>
<tr>
<td>MULT/MUL/MADD/MSUB/MTHI/MTLO/MFHI/MFLO/DIV (4Kp core)</td>
<td>MULT/MUL/MADD/MSUB MTHI/MTLO/MFHI/MFLO/ODIV</td>
<td>Until 1st MDU op completes</td>
<td>E stage</td>
<td></td>
</tr>
<tr>
<td>MUL (4Kp core)</td>
<td>Any Instruction</td>
<td>Until MUL completes</td>
<td>E stage</td>
<td></td>
</tr>
<tr>
<td>MFC0</td>
<td>Consumer of target data</td>
<td>1</td>
<td>E stage</td>
<td></td>
</tr>
<tr>
<td>TLBWR/TLBWI</td>
<td>Load/Store/PREF/CACHE/C op0 op</td>
<td>2</td>
<td>E stage</td>
<td></td>
</tr>
<tr>
<td>TLBR</td>
<td></td>
<td>1</td>
<td>E stage</td>
<td></td>
</tr>
</tbody>
</table>
## Table 2-6 Instruction Hazards

<table>
<thead>
<tr>
<th>Instruction Hazards</th>
<th>First Instruction</th>
<th>Second Instruction</th>
<th>Spacing (Instructions)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Watch Register Write</td>
<td>Instruction Fetch Matching Watch Register</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Load/Store Reference Matching Watch Register</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>TLBW/TLBWR</td>
<td>Instruction fetch affected by new page mapping</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Load/Store affected by new page mapping</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>TLBP/TLBR</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>TLBR</td>
<td>Move from Coprocessor Zero Register</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Move to EntryHi</td>
<td>TLBWR/TLBW/TLBP</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Move to EntryLo0 or EntryLo1</td>
<td>TLBWR/TLBW</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Move to EntryHi</td>
<td>Load/Store affected by new ASID</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Move to EntryHi</td>
<td>Instruction fetch affected by new ASID</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>TLBP</td>
<td>Move from Coprocessor Zero Register</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Move to Index Register</td>
<td>TLBR/TLBW</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Change to CU Bits in Status Register</td>
<td>Coprocessor Instruction</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Move to EPC, ErrorPC or DEPC</td>
<td>ERET</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Move to Status Register</td>
<td>ERET</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Set of IP in Cause Register</td>
<td>Interrupted Instruction</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>Any Other Move to Coprocessor 0 Registers</td>
<td>Instruction Affected by Change</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>CACHE instruction operating on I$</td>
<td>Instruction fetch seeing new cache state</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>LL</td>
<td>Move From LLAddr</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Move to Compare</td>
<td>Instruction not seeing TimerInterrupt*</td>
<td>4</td>
<td></td>
</tr>
</tbody>
</table>
Chapter 3

Memory Management

The MIPS32 4K™ processor cores contain a Memory Management Unit (MMU) that interfaces between the execution unit and the cache controller. The MIPS32 4Kc™ core contains a Translation Lookaside Buffer (TLB), while the MIPS32 4Km™ and MIPS32 4Kp™ cores implement a simpler Fixed Mapping (FM) style MMU.

This chapter contains the following sections:

- Section 3.1, "Introduction"
- Section 3.2, "Modes of Operation"
- Section 3.3, "Translation Lookaside Buffer (4Kc Core Only)"
- Section 3.4, "Virtual to Physical Address Translation (4Kc Core)"
- Section 3.5, "Fixed Mapping MMU (4Km & 4Kp Cores)"
- Section 3.6, "System Control Coprocessor"

3.1 Introduction

The MMU in a 4K processor core will translate any virtual address to a physical address before a request is sent to the cache controllers for tag comparison or to the bus interface unit for an external memory reference. This translation is a very useful feature for operating systems when trying to manage physical memory to accommodate multiple tasks active in the same memory, possibly on the same virtual address but of course in different locations in physical memory (4Kc core only). Other features handled by the MMU are protection of memory areas and defining the cache protocol.

In the 4Kc processor core, the MMU is TLB based. The TLB consists of three address translation buffers: a 16 dual-entry fully associative Joint TLB (JTLB), a 3-entry instruction micro TLB (ITLB), and a 3-entry data micro TLB (DTLB). When an address is translated, the appropriate micro TLB (ITLB or DTLB) is accessed first. If the translation is not found in the micro TLB, the JTLB is accessed. If there is a miss in the JTLB, an exception is taken.

In the 4Km and 4Kp processor cores, the MMU is based on a simple algorithm to translate virtual addresses into physical addresses via a Fixed Mapping (FM) mechanism. These translations are different for various regions of the virtual address space (useg/kuseg, kseg0, kseg1, kseg2/3).

Figure 3-1 shows how the memory management unit interacts with cache accesses in the 4Kc core, while Figure 3-2 shows the equivalent for the 4Km and 4Kp cores. In the 4Km and 4Kp cores, note that the FM MMU replaces the ITLB, DTLB and JTLB found in the 4Kc core.
3.2 Modes of Operation

All 4K processor cores support three modes of operation:
• User mode
• Kernel mode
• Debug mode

User mode is most often used for application programs. Kernel mode is typically used for handling exceptions and privileged operating system functions, including CP0 management and I/O device accesses. Debug mode is used for software debugging and most likely occurs within a software development tool.

The address translation performed by the MMU depends on the mode in which the processor is operating.

### 3.2.1 Virtual Memory Segments

The Virtual memory segments are different depending on the mode of operation. Figure 3-3 show the segmentation for the 4 GByte \(2^{32}\) bytes virtual memory space addressed by a 32-bit virtual address, for the three modes of operation.

The core enters Kernel mode both at reset and when an exception is recognized. While in Kernel mode, software has access to the entire address space, as well as all CP0 registers. User mode accesses are limited to a subset of the virtual address space (0x0000_0000 to 0x7FFF_FFFF) and can be inhibited from accessing CP0 functions. In User mode, virtual addresses 0x8000_0000 to 0xFFFF_FFFF are invalid and cause an exception if accessed.

Debug mode is entered on a debug exception. While in Debug mode, the debug software has access to the same address space and CP0 registers as for Kernel mode. In addition, while in Debug mode the core has access to the debug segment dseg. This area overlays part of the kernel segment kseg3. dseg access in Debug mode can be turned on or off, allowing full access to the entire kseg3 in Debug mode, if so desired.
Each of the segments shown in Figure 3-3 are either mapped or unmapped. The following two sub-sections explain the distinction. Then sections Section 3.2.2, "User Mode", Section 3.2.3, "Kernel Mode" and Section 3.2.4, "Debug Mode" specify which segments are actually mapped and unmapped.

### 3.2.1.1 Unmapped segments

An unmapped segment does not use the TLB (4Kc core) or the FM (4Km and 4Kp cores) to translate from virtual to physical address. Especially after reset it is important to have unmapped memory segments, because the TLB is not yet programmed to perform the translation.

Unmapped segments have a fixed simple translation from virtual to physical address. This is much like the translations the FM provides for the 4Km and 4Kp cores, but we will still make the distinction.

Except for kseg0, unmapped segments are always uncached. The cacheability of kseg0 is set in the K0 field of the CP0 register Config (see Section 5.2.15, "Config Register (CP0 Register 16, Select 0)").

---

**Figure 3-3 4K processor core Virtual Memory Map.**

<table>
<thead>
<tr>
<th>Virtual Address</th>
<th>User Mode</th>
<th>Kernel Mode</th>
<th>Debug Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xFF_FFFF</td>
<td></td>
<td>kseg3</td>
<td>dseg</td>
</tr>
<tr>
<td>0xF400_0000</td>
<td></td>
<td>kseg3</td>
<td></td>
</tr>
<tr>
<td>0xF3FF_FFFF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xF200_0000</td>
<td></td>
<td>kseg2</td>
<td>kseg2</td>
</tr>
<tr>
<td>0xF1FF_FFFF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xE000_0000</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xDFFF_FFFF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xC000_0000</td>
<td></td>
<td>kseg1</td>
<td>kseg1</td>
</tr>
<tr>
<td>0xBFF_FFFF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0xA000_0000</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x9FFF_FFFF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x8000_0000</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x7FFF_FFFF</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0x0000_0000</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

---
3.2 Modes of Operation

3.2.1.2 Mapped segments

A mapped segment does use the TLB (4Kc core) or the FM (4Km and 4Kp cores) to translate from virtual to physical address.

For the 4Kc core, the translation of mapped segments is handled on a per-page basis. Included in this translation is information defining whether the page is cacheable or not, and the protection attributes that apply to the page.

For the 4Km and 4Kp cores, the mapped segments have a fixed translation from virtual to physical address. The cacheability of the segment is defined in the CP0 register Config, fields K23 and KU (see Section 5.2.15, "Config Register (CP0 Register 16, Select 0)"). Write protection of segments is not possible during FM translation.

3.2.2 User Mode

In user mode, a single 2 GByte ($2^{31}$ bytes) uniform virtual address space called the user segment (useg) is available. Figure 3-4 shows the location of user mode virtual address space.

![Figure 3-4 User Mode Virtual Address Space](image)

The user segment starts at address 0x0000_0000 and ends at address 0x7FFF_FFFF. Accesses to all other addresses cause an address error exception.

The processor operates in User mode when the Status register contains the following bit values:

- UM = 1
- EXL = 0
- ERL = 0

In addition to the above values, the DM bit in the Debug register must be 0.

Table 3-1 lists the characteristics of the useg User mode segments.
Chapter 3 Memory Management

Table 3-1 User Mode Segments

<table>
<thead>
<tr>
<th>Address Bit Value</th>
<th>Status Register Bit Value</th>
<th>Segment Name</th>
<th>Address Range</th>
<th>Segment Size</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>EXL</td>
<td>ERL</td>
<td>UM</td>
<td>32-bit</td>
</tr>
</tbody>
</table>

All valid user mode virtual addresses have their most-significant bit cleared to 0, indicating that user mode can only access the lower half of the virtual memory map. Any attempt to reference an address with the most-significant bit set while in user mode causes an address error exception.

The system maps all references to useg through the TLB (4Kc core) or FM (4Km and 4Kp cores). For the 4Kc core, the virtual address is extended with the contents of the 8-bit ASID field to form a unique virtual address before translation. Also for the 4Kc core, bit settings within the TLB entry for the page determine the cacheability of a reference. For the 4Km and 4Kp cores, the cacheability is set via the KU field of the CP0 Config register.

3.2.3 Kernel Mode

The processor operates in Kernel mode when the DM bit in the Debug register is 0 and the Status register contains one or more of the following values:

- UM = 0
- ERL = 1
- EXL = 1

When a non-debug exception is detected, EXL or ERL will be set and the processor will enter Kernel mode. At the end of the exception handler routine, an Exception Return (ERET) instruction is generally executed. The ERET instruction jumps to the Exception PC, clears ERL, and clears EXL if ERL=0. This may return the processor to User mode.

Kernel mode virtual address space is divided into regions differentiated by the high-order bits of the virtual address, as shown in Figure 3-5. Also, Table 3-2 lists the characteristics of the Kernel mode segments.
3.2 Modes of Operation

Figure 3-5 Kernel Mode Virtual Address Space

Table 3-2 Kernel Mode Segments

<table>
<thead>
<tr>
<th>Address Bit Values</th>
<th>Status Register Is One of These Values</th>
<th>Segment Name</th>
<th>Address Range</th>
<th>Segment Size</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>UM EXL ERL</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>A(31) = 0</td>
<td>(UM = 0 or EXL = 1 or ERL = 1) and DM = 0</td>
<td>kseg</td>
<td>0x0000_0000 through 0xFFFF_FFFF</td>
<td>2 GBytes (2^31 bytes)</td>
</tr>
<tr>
<td>A(31:29) = 100_2</td>
<td></td>
<td>kseg0</td>
<td>0x8000_0000 through 0x9FFF_FFFF</td>
<td>512 MBytes (2^29 bytes)</td>
</tr>
<tr>
<td>A(31:29) = 101_2</td>
<td></td>
<td>kseg1</td>
<td>0xA000_0000 through 0xBFFF_FFFF</td>
<td>512 MBytes (2^29 bytes)</td>
</tr>
<tr>
<td>A(31:29) = 110_2</td>
<td></td>
<td>kseg2</td>
<td>0xC000_0000 through 0xDFFF_FFFF</td>
<td>512 MBytes (2^29 bytes)</td>
</tr>
<tr>
<td>A(31:29) = 111_2</td>
<td></td>
<td>kseg3</td>
<td>0xE000_0000 through 0xFFFF_FFFF</td>
<td>512 MBytes (2^29 bytes)</td>
</tr>
</tbody>
</table>
3.2.3.1 Kernel Mode, User Space (kuseg)

In Kernel mode, when the most-significant bit of the virtual address (A31) is cleared, the 32-bit kuseg virtual address space is selected and covers the full $2^{31}$ bytes (2 GBytes) of the current user address space mapped to addresses 0x0000_0000 - 0x7FFF_FFFF. For the 4Kc core, the virtual address is extended with the contents of the 8-bit ASID field to form a unique virtual address.

When ERL = 1 in the Status register, the user address region becomes a $2^{31}$-byte unmapped and uncached address space. While in this setting, the kuseg virtual address maps directly to the same physical address, and does not include the ASID field.

3.2.3.2 Kernel Mode, Kernel Space 0 (kseg0)

In Kernel mode, when the most-significant three bits of the virtual address are 100 $\text{2}$, 32-bit kseg0 virtual address space is selected; it is the $2^{29}$-byte (512-MByte) kernel virtual space located at addresses 0x8000_0000 - 0x9FFF_FFFF. References to kseg0 are unmapped; the physical address selected is defined by subtracting 0x8000_0000 from the virtual address. The K0 field of the Config register controls cacheability.

3.2.3.3 Kernel Mode, Kernel Space 1 (kseg1)

In Kernel mode, when the most-significant three bits of the 32-bit virtual address are 101 $\text{2}$, 32-bit kseg1 virtual address space is selected. kseg1 is the $2^{29}$-byte (512-MByte) kernel virtual space located at addresses 0xA000_0000 - 0xBFFF_FFFF. References to kseg1 are unmapped; the physical address selected is defined by subtracting 0xA000_0000 from the virtual address. Caches are disabled for accesses to these addresses, and physical memory (or memory-mapped I/O device registers) are accessed directly.

3.2.3.4 Kernel Mode, Kernel Space 2 (kseg2)

In Kernel mode, when UM = 0, ERL = 1, or EXL = 1 in the Status register, and DM = 0 in the Debug register, and the most-significant three bits of the 32-bit virtual address are 110 $\text{2}$, 32-bit kseg2 virtual address space is selected. In the 4Km and 4Kp processor cores, this $2^{29}$-byte (512-MByte) kernel virtual space is located at physical addresses 0xC000_0000 - 0xDFFF_FFFF. In the 4Kc processor core, this space is mapped through the TLB.

3.2.3.5 Kernel Mode, Kernel Space 3 (kseg3)

In Kernel mode, when the most-significant three bits of the 32-bit virtual address are 111 $\text{2}$, the kseg3 virtual address space is selected. In the 4Km and 4Kp processor cores, this $2^{29}$-byte (512-MByte) kernel virtual space is located at physical addresses 0xE000_0000 - 0xFFFF_FFFF. In the 4Kc processor core, this space is mapped through the TLB.

3.2.4 Debug Mode

Debug mode address space is identical to Kernel mode address space with respect to mapped and unmapped areas, except for kseg3. In kseg3, a debug segment dseg co-exists in the virtual address range 0xFF20_0000 to 0xFF3F_FFFF. The layout is shown in Figure 3-6.
3.2 Modes of Operation

Figure 3-6 Debug Mode Virtual Address Space

The dseg is sub-divided into the dmseg segment at 0xFF20_0000 to 0xFF2F_FFFF which is used when the probe services the memory segment, and the drseg segment at 0xFF30_0000 to 0xFF3F_FFFF which is used when memory mapped debug registers are accessed. The subdivision and attributes for the segments are shown in Table 3-3.

Accesses to memory that would normally cause an exception if tried from kernel mode cause the core to re-enter debug mode via a debug mode exception. This includes accesses usually causing a TLB exception (4Kc core only), with the result that such accesses are not handled by the usual memory management routines.

The unmapped kseg0 and kseg1 segments from kernel mode address space are available from debug mode, which allows the debug handler to be executed from uncached and unmapped memory.

Table 3-3 Physical Address and Cache Attributes for dseg, dmseg, and drseg Address Spaces

<table>
<thead>
<tr>
<th>Segment Name</th>
<th>Sub-Segment Name</th>
<th>Virtual Address</th>
<th>Generates Physical Address</th>
<th>Cache Attribute</th>
</tr>
</thead>
<tbody>
<tr>
<td>dseg</td>
<td>dmseg</td>
<td>0xFF20_0000     through 0xFF2F_FFFF</td>
<td>dmseg maps to addresses 0x0_0000 - 0xF_FFFF in EJTAG probe memory space.</td>
<td>Uncached</td>
</tr>
<tr>
<td></td>
<td>drseg</td>
<td>0xFF30_0000     through 0xFF3F_FFFF</td>
<td>drseg maps to the breakpoint registers 0x0_0000 - 0xF_FFFF</td>
<td></td>
</tr>
</tbody>
</table>

3.2.4.1 Conditions and Behavior for Access to drseg, EJTAG registers

The behavior of CPU access to the drseg address range at 0xFF30_0000 to 0xFF3F_FFFF is determined as shown in Table 3-4

Table 3-4 CPU Access to drseg Address Range

<table>
<thead>
<tr>
<th>Transaction</th>
<th>LSNM bit in Debug register</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>Load / Store</td>
<td>1</td>
<td>Kernel mode address space (kseg3)</td>
</tr>
<tr>
<td>Fetch</td>
<td>Don’t care</td>
<td>drseg, see comments below</td>
</tr>
<tr>
<td>Load / Store</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>
Debug software is expected to read the debug control register (DCR) to determine which other memory mapped registers exist in drseg. The value returned in response to a read of any unimplemented memory mapped register is unpredictable, and writes are ignored to any unimplemented register in the drseg. Refer to Chapter 9, “EJTAG Debug Support,” for more information on the DCR.

The allowed access size is limited for the drseg. Only word size transactions are allowed. Operation of the processor is undefined for other transaction sizes.

### 3.2.4.2 Conditions and Behavior for Access to dmseg, EJTAG memory

The behavior of CPU access to the dmseg address range at 0xFF20_0000 to 0xFF2F_FFFF is determined by the table shown in Table 3-5.

<table>
<thead>
<tr>
<th>Transaction</th>
<th>ProbEn bit in DCR register</th>
<th>LSNM bit in Debug register</th>
<th>Access</th>
</tr>
</thead>
<tbody>
<tr>
<td>Load / Store</td>
<td>Don’t care</td>
<td>1</td>
<td>Kernel mode address space (kseg3)</td>
</tr>
<tr>
<td>Fetch</td>
<td>1</td>
<td>Don’t care</td>
<td>dmseg</td>
</tr>
<tr>
<td>Load / Store</td>
<td>1</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>Fetch</td>
<td>0</td>
<td>Don’t care</td>
<td>See comments below</td>
</tr>
<tr>
<td>Load / Store</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

The case with access to the dmseg when the ProbEn bit in the DCR register is 0 is not expected to happen. Debug software is expected to check the state of the ProbEn bit in DCR register before attempting to reference dmseg. If such a reference does happen, the reference hangs until it is satisfied by the probe. The probe cannot assume that there will never be a reference to dmseg if the ProbEn bit in the DCR register is 0 because there is an inherent race between the debug software sampling the ProbEn bit as 1 and the probe clearing it to 0.

### 3.3 Translation Lookaside Buffer (4Kc Core Only)

The following subsections discuss the TLB memory management scheme used in 4Kc processor core. The TLB consists of one joint and two micro address translation buffers:

- 16 dual-entry fully associative Joint TLB (JTLB)
- 3-entry fully associative Instruction micro TLB (ITLB)
- 3-entry fully associative Data micro TLB (DTLB)

#### 3.3.1 Joint TLB

The 4Kc core implements a 16 dual-entry, fully associative Joint TLB that maps 32 virtual pages to their corresponding physical addresses. The JTTLB is organized as 16 pairs of even and odd entries containing pages that range in size from 4-KBytes to 16-MBytes into the 4-GByte physical address space. The purpose of the TLB is to translate virtual addresses and their corresponding Address Space Identifier (ASID) into a physical memory address. The translation is performed by comparing the upper bits of the virtual address (along with the ASID bits) against each of the entries in the tag portion of the JTTLB structure. Because this structure is used to translate both instruction and data virtual addresses, it is referred to as a “joint” TLB.
The JTLB is organized in page pairs to minimize its overall size. Each virtual tag entry corresponds to two physical data entries, an even page entry and an odd page entry. The highest order virtual address bit not participating in the tag comparison is used to determine which of the two data entries is used. Since page size can vary on a page-pair basis, the determination of which address bits participate in the comparison and which bit is used to make the even-odd determination must be determined dynamically during the TLB lookup.

Figure 3-7 show the contents of one of the 16 dual-entries in the JTLB.

![Figure 3-7 JTLB Entry (Tag and Data)](image)

Table 3-6 and Table 3-7 explain each of the fields in a JTLB entry.

### Table 3-6 TLB Tag Entry Fields

<table>
<thead>
<tr>
<th>Field Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>PageMask[24:13]</td>
<td>Page Mask Value. The Page Mask defines the page size by masking the appropriate VPN2 bits from being involved in a comparison. It is also used to determine which address bit is used to make the even-odd page (PFN0-PFN1) determination. See the table below.</td>
</tr>
<tr>
<td>PageMask[11:0]</td>
<td>Page Size</td>
</tr>
<tr>
<td>0000_0000_0000</td>
<td>4KB</td>
</tr>
<tr>
<td>0000_0000_0011</td>
<td>16KB</td>
</tr>
<tr>
<td>0000_0000_1111</td>
<td>64KB</td>
</tr>
<tr>
<td>0000_0011_1111</td>
<td>256KB</td>
</tr>
<tr>
<td>0000_1111_1111</td>
<td>1MB</td>
</tr>
<tr>
<td>0011_1111_1111</td>
<td>4MB</td>
</tr>
<tr>
<td>1111_1111_1111</td>
<td>16MB</td>
</tr>
</tbody>
</table>

The PageMask column above show all the legal values for PageMask. Because each pair of bits can only have the same value, the physical entry in the JTLB will only save a compressed version of the PageMask using only 6 bits. This is however transparent to software, which will always work with a 12 bit field.

VPN2[31:13] Virtual Page Number divided by 2. This field contains the upper bits of the virtual page number. Because it represents a pair of TLB pages, it is divided by 2. Bits 31:25 are always included in the TLB lookup comparison. Bits 24:13 are included depending on the page size, defined by PageMask.

G Global Bit. When set, indicates that this entry is global to all processes and/or threads and thus disables inclusion of the ASID in the comparison.

ASID[7:0] Address Space Identifier. Identifies which process or thread this TLB entry is associated with.
In order to fill an entry in the JTLB, software executes a TLBWl or TLBWR instruction (See Section 3.4.3, "TLB Instructions" on page 43). Prior to invoking one of these instructions, several CP0 registers must be updated with the information to be written to a TLB entry.

- PageMask is set in the CP0 PageMask register.
- VPN2 and ASID are set in the CP0 EntryHi register.
- PFN0, C0, D0, V0 and G bit are set in the CP0 EntryLo0 register.
- PFN1, C1, D1, V1 and G bit are set in the CP0 EntryLo1 register.

Note that the global bit “G” is part of both EntryLo0 and EntryLo1. The resulting “G” bit in the JTLB entry is the logical AND between the two fields in EntryLo0 and EntryLo1. Please refer to Chapter 5, “CP0 Registers,” for further details.

The address space identifier (ASID) helps to reduce the frequency of TLB flushing on a context switch. The existence of the ASID allows multiple processes to exist in both the TLB and instruction caches. The ASID value is stored in the EntryHi register and is compared to the ASID value of each entry.

### 3.3.2 Instruction TLB

The ITLB is a small 3-entry, fully associative TLB dedicated to performing translations for the instruction stream. The ITLB only maps 4-Kbyte pages/sub-pages.

The ITLB is managed by hardware and is transparent to software. If a fetch address cannot be translated by the ITLB, the JTLB is accessed to attempt to translate it in the following clock cycle. If successful, the translation information is...
copied into the ITLB. The ITLB is then re-accessed and the address will be successfully translated. This results in an ITLB miss penalty of at least 2 cycles (if the JTLB is busy with other operations, it may take additional cycles).

### 3.3.3 Data TLB

The DTLB is a small 3-entry, fully associative TLB which provides a faster translation for Load/Store addresses than is possible with the JTLB. The DTLB only maps 4-Kbyte pages/sub-pages.

Like the ITLB, the DTLB is managed by hardware and is transparent to software. Unlike the ITLB, when translating Load/Store addresses, the JTLB is accessed in parallel with the DTLB. If there is a DTLB miss and a JTLB hit, the DTLB can be reloaded that cycle. The DTLB is then re-accessed and the translation will be successful. This parallel access reduces the DTLB miss penalty to 1 cycle.

### 3.4 Virtual to Physical Address Translation (4Kc Core)

Converting a virtual address to a physical address begins by comparing the virtual address from the processor with the virtual addresses in the TLB. There is a match when the virtual page number (VPN) of the address is the same as the VPN field of the entry, and either:

- The Global (G) bit of both the even and odd pages of the TLB entry are set, or
- The ASID field of the virtual address is the same as the ASID field of the TLB entry

This match is referred to as a TLB hit. If there is no match, a TLB miss exception is taken by the processor and software is allowed to refill the TLB from a page table of virtual/physical addresses in memory.

**Figure 3-8** shows the logical translation of a virtual address into a physical address.

In this figure the virtual address is extended with an 8-bit address-space identifier (ASID), which reduces the frequency of TLB flushing during a context switch. This 8-bit ASID contains the number assigned to that process and is stored in the CP0 EntryHi register.
Chapter 3 Memory Management

Figure 3-8 Overview of a Virtual-to-Physical Address Translation in the 4Kc Core

If there is a virtual address match in the TLB, the physical frame number (PFN) is output from the TLB and concatenated with the Offset, to form the physical address. The Offset represents an address within the page frame space. As shown in Figure 3-8, the Offset does not pass through the TLB.

Figure 3-9 shows a flow diagram of the 4Kc core address translation process. The top portion of the figure shows a virtual address for a 4-KByte page size. The width of the Offset is defined by the page size. The remaining 20 bits of the address represent the virtual page number (VPN), that index the 1M-entry page table.

The bottom portion of Figure 3-9 shows the virtual address for a 16-MByte page size. The remaining 8 bits of the address represent the VPN, that index the 256-entry page table.
3.4 Virtual to Physical Address Translation (4Kc Core)

3.4.1 Hits, Misses, and Multiple Matches

Each JTLB entry contains a tag and two data fields. If a match is found, the upper bits of the virtual address are replaced with the page frame number (PFN) stored in the corresponding entry in the data array of the JTLB. The granularity of JTLB mappings is defined in terms of TLB pages. The 4Kc core JTLB supports pages of different sizes ranging from 4-KB to 16-MB in powers of 4. If a match is found, but the entry is invalid (i.e., the V bit in the data field is 0), a TLB Invalid exception is taken.

If no match occurs (TLB miss), an exception is taken and software refills the TLB from the page table resident in memory. Figure 3-10 show the translation and exception flow of the TLB.

Software can write over a selected TLB entry or use a hardware mechanism to write into a random entry. The Random register selects which TLB entry to use on a TLBWR. This register decrements almost every cycle, wrapping to the maximum once it’s value is equal to the Wired register. Thus, TLB entries below the Wired value cannot be replaced by a TLBWR allowing important mappings to be preserved. In order to reduce the possibility for a livelock situation, the Random register includes a 10b LFSR that introduces a pseudo-random perturbation into the decrementing.

The 4Kc core implements a TLB write-compare mechanism to ensure that multiple TLB matches do not occur. On the TLB write operation, the VPN2 field to be written is compared with all other entries in the TLB. If a match occurs, the 4Kc core takes a machine-check exception, sets the TS bit in the CP0 Status register, and aborts the write operation. For further details on exceptions, please refer to Chapter 4, “Exceptions.”. There is a hidden bit in each TLB entry that is cleared on a ColdReset. This bit is set once the TLB entry is written and is included in the match detection. Therefore, uninitialized TLB entries will not cause a TLB shutdown.

Note: This hidden initialization bit leaves the entire JTLB invalid after a ColdReset, eliminating the need to flush the TLB. But, to be compatible with other MIPS processors, it is recommended that software initialize all TLB entries with unique tag values and V bits cleared before the first access to a mapped location.
### 3.4.2 Page Sizes and Replacement Algorithm

To assist in controlling both the amount of mapped space and the replacement characteristics of various memory regions, the 4Kc core provides two mechanisms. First, the page size can be configured, on a per entry basis, to map page sizes ranging from 4 KByte to 16 MByte (in multiples of 4). The CP0 PageMask register is loaded with the desired page size, which is then entered into the TLB when a new entry is written. Thus, operating systems can provide special-purpose maps. For example, a typical frame buffer can be memory mapped with only one TLB entry.

The second mechanism controls the replacement algorithm when a TLB miss occurs. To select a TLB entry to be written with a new mapping, the 4Kc core provides a random replacement algorithm. However, the processor also provides a mechanism whereby a programmable number of mappings can be locked into the TLB via the CP0 Wired register, thus avoiding random replacement. Please refer to Section 5.2.6, "Wired Register (CP0 Register 6, Select 0)" on page 78 for further details.

![Figure 3-10 TLB Address Translation Flow in the 4Kc Processor Core](image-url)
3.4.3 TLB Instructions

Table 3-8 lists the 4Kc core’s TLB-related instructions. Refer to Chapter 11, “MIPS32 4K™ Processor Core Instructions,” for more information on these instructions.

<table>
<thead>
<tr>
<th>Op Code</th>
<th>Description of Instruction</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLBP</td>
<td>Translation Lookaside Buffer Probe</td>
</tr>
<tr>
<td>TLBR</td>
<td>Translation Lookaside Buffer Read</td>
</tr>
<tr>
<td>TLBWI</td>
<td>Translation Lookaside Buffer Write Index</td>
</tr>
<tr>
<td>TLBWR</td>
<td>Translation Lookaside Buffer Write Random</td>
</tr>
</tbody>
</table>

3.5 Fixed Mapping MMU (4Km & 4Kp Cores)

The 4Km and 4Kp cores implement a simple Fixed Mapping (FM) memory management unit that is smaller than the 4Kc TLB and more easily synthesized. Like the 4Kc TLB, the FM performs virtual-to-physical address translation and provides attributes for the different memory segments. Those memory segments which are unmapped in the 4Kc TLB implementation (kseg0 and kseg1) are translated identically by the FM in the 4Km and 4Kp MMU.

The FM also determines the cacheability of each segment. These attributes are controlled via bits in the Config register. Table 3-9 shows the encoding for the K23 (bits 30:28), KU (bits 27:25) and K0 (bits 2:0) of the Config register.

<table>
<thead>
<tr>
<th>Config Register Fields</th>
<th>Cache Coherency Attribute</th>
</tr>
</thead>
<tbody>
<tr>
<td>K23, KU, and K0</td>
<td></td>
</tr>
<tr>
<td>0, 1, 3, 4, 5, 6</td>
<td>Cacheable, noncoherent, write through, no write allocate</td>
</tr>
<tr>
<td>2, 7</td>
<td>Uncached</td>
</tr>
</tbody>
</table>

In the 4Km and 4Kp cores, no translation exceptions can be taken, although address errors are still possible.
Chapter 3 Memory Management

The FM performs a simple translation to map from virtual addresses to physical addresses. This mapping is shown in Figure 3-11. When ERL=1, useg and kuseg become unmapped and uncached. The ERL behavior is the same as if there was a JTLB. The ERL mapping is shown in Figure 3-12.

The ERL bit is usually never asserted by software. It is asserted by hardware after a Reset, SoftReset or NMI. Please see Section 4.6, “Exceptions” for further information on exceptions.

Table 3-10 Cacheability of Segments with Block Address Translation

<table>
<thead>
<tr>
<th>Segment</th>
<th>Virtual Address Range</th>
<th>Cacheability</th>
</tr>
</thead>
<tbody>
<tr>
<td>useg/kuseg</td>
<td>0x0000_0000-0x7FFF_FFFF</td>
<td>Controlled by the KU field (bits 27:25) of the Config register. Refer to Table 3-9 for the encoding.</td>
</tr>
<tr>
<td>kseg0</td>
<td>0x8000_0000-0x9FFF_FFFF</td>
<td>Controlled by the K0 field (bits 2:0) of the Config register. See Table 3-9 for the encoding.</td>
</tr>
<tr>
<td>kseg1</td>
<td>0xA000_0000-0xBFFF_FFFF</td>
<td>Always uncacheable</td>
</tr>
<tr>
<td>kseg2</td>
<td>0xC000_0000-0xDFFF_FFFF</td>
<td>Controlled by the K23 field (bits 30:28) of the Config register. Refer to Table 3-9 for the encoding.</td>
</tr>
<tr>
<td>kseg3</td>
<td>0xE000_0000-0xFFFF_FFFF</td>
<td>Controlled by K23 field (bits 30:28) of the Config register. Refer to Table 3-9 for the encoding.</td>
</tr>
</tbody>
</table>

Virtual Address

<table>
<thead>
<tr>
<th></th>
<th>Virtual Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>kseg3</td>
<td>0xE000_0000</td>
</tr>
<tr>
<td>kseg2</td>
<td>0xC000_0000</td>
</tr>
<tr>
<td>kseg1</td>
<td>0xA000_0000</td>
</tr>
<tr>
<td>kseg0</td>
<td>0x8000_0000</td>
</tr>
<tr>
<td>useg/kuseg</td>
<td>0x0000_0000</td>
</tr>
</tbody>
</table>

Physical Address

<table>
<thead>
<tr>
<th></th>
<th>Physical Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>kseg3</td>
<td>0xE000_0000</td>
</tr>
<tr>
<td>kseg2</td>
<td>0xC000_0000</td>
</tr>
<tr>
<td>kseg0/kseg1</td>
<td>0x0000_0000</td>
</tr>
<tr>
<td>reserved</td>
<td>0x4000_0000</td>
</tr>
<tr>
<td>reserved</td>
<td>0x2000_0000</td>
</tr>
</tbody>
</table>

Figure 3-11 FM Memory Map (ERL=0) in the 4Km and 4Kp Processor Cores
The System Control Coprocessor (CP0) is implemented as an integral part of the 4K processor cores and supports memory management, address translation, exception handling, and other privileged operations. Certain CP0 registers are used to support memory management. Refer to Chapter 5, “CP0 Registers,” for more information on the CP0 register set.
Chapter 4

Exceptions

All MIPS32 4K™ processor cores receive exceptions from a number of sources, including translation lookaside buffer (TLB) misses, arithmetic overflows, I/O interrupts, and system calls. When the CPU detects one of these exceptions, the normal sequence of instruction execution is suspended and the processor enters kernel mode.

In kernel mode the core disables interrupts and forces execution of a software exception processor (called a handler) located at a fixed address. The handler saves the context of the processor, including the contents of the program counter, the current operating mode, and the status of the interrupts (enabled or disabled). This context is saved so it can be restored when the exception has been serviced.

When an exception occurs, the core loads the *Exception Program Counter (EPC)* register with a location where execution can restart after the exception has been serviced. The restart location in the EPC register is the address of the instruction that caused the exception or, if the instruction was executing in a branch delay slot, the address of the branch instruction immediately preceding the delay slot. To distinguish between the two, software must read the BD bit in the CP0 *Cause* register.

This chapter contains the following sections.
- Section 4.1, "Exception Conditions"
- Section 4.2, "Exception Priority"
- Section 4.3, "Exception Vector Locations"
- Section 4.4, "General Exception Processing"
- Section 4.5, "Debug Exception Processing"
- Section 4.6, "Exceptions"
- Section 4.7, "Exception Handling and Servicing Flowcharts"

### 4.1 Exception Conditions

When an exception condition occurs, the relevant instruction and all those that follow it in the pipeline are cancelled. Accordingly, any stall conditions and any later exception conditions that may have referenced this instruction are inhibited; there is no benefit in servicing stalls for a cancelled instruction.

When an exception condition is detected on an instruction fetch, the core aborts that instruction and all instructions that follow. When this instruction reaches the W stage, the exception flag causes it to write various CP0 registers with the exception state, change the current program counter (PC) to the appropriate exception vector address, and clear the exception bits of earlier pipeline stages.

This implementation allows all preceding instructions to complete execution and prevents all subsequent instructions from completing. Thus, the value in the *EPC (ErrorEPC for errors, or DEPC for debug exceptions)* is sufficient to restart execution. It also ensures that exceptions are taken in the order of execution; an instruction taking an exception may itself be killed by an instruction further down the pipeline that takes an exception in a later cycle.
### 4.2 Exception Priority

Table 4-1 lists all possible exceptions, and the relative priority of each, highest to lowest. Several of these exceptions can happen simultaneously, in that event the exception with the highest priority is the one taken.

**Table 4-1 Priority of Exceptions**

<table>
<thead>
<tr>
<th>Exception</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reset</td>
<td>Assertion of SI_ColdReset signal.</td>
</tr>
<tr>
<td>Soft Reset</td>
<td>Assertion of SI_Reset signal.</td>
</tr>
<tr>
<td>DSS</td>
<td>EJTAG Debug Single Step.</td>
</tr>
<tr>
<td>DINT</td>
<td>EJTAG Debug Interrupt. Caused by the assertion of the external EJ_DINT input, or by setting the EjtagBrk bit in the ECR register.</td>
</tr>
<tr>
<td>NMI</td>
<td>Asserting edge of SI_NMI signal.</td>
</tr>
<tr>
<td>Machine Check</td>
<td>TLB write that conflicts with an existing entry (4Kc core).</td>
</tr>
<tr>
<td>Interrupt</td>
<td>Assertion of unmasked HW or SW interrupt signal.</td>
</tr>
<tr>
<td>Deferred Watch</td>
<td>Deferred Watch (unmasked by K</td>
</tr>
<tr>
<td>DIB</td>
<td>EJTAG debug hardware instruction break matched.</td>
</tr>
<tr>
<td>WATCH</td>
<td>A reference to an address in one of the watch registers (fetch).</td>
</tr>
<tr>
<td>AdEL</td>
<td>Fetch address alignment error. User mode fetch reference to kernel address.</td>
</tr>
<tr>
<td>TLBL</td>
<td>Fetch TLB miss (4Kc core). Fetch TLB hit to page with V=0 (4Kc core).</td>
</tr>
<tr>
<td>IBE</td>
<td>Instruction fetch bus error.</td>
</tr>
<tr>
<td>DBp</td>
<td>EJTAG Breakpoint (execution of SDBBP instruction).</td>
</tr>
<tr>
<td>Sys</td>
<td>Execution of SYSCALL instruction.</td>
</tr>
<tr>
<td>Bp</td>
<td>Execution of BREAK instruction.</td>
</tr>
<tr>
<td>CpU</td>
<td>Execution of a coprocessor instruction for a coprocessor that is not enabled.</td>
</tr>
<tr>
<td>RI</td>
<td>Execution of a Reserved Instruction.</td>
</tr>
<tr>
<td>Ov</td>
<td>Execution of an arithmetic instruction that overflowed.</td>
</tr>
<tr>
<td>Tr</td>
<td>Execution of a trap (when trap condition is true).</td>
</tr>
<tr>
<td>DDBL / DDBS</td>
<td>EJTAG Data Address Break (address only) or EJTAG Data Value Break on Store (address and value).</td>
</tr>
<tr>
<td>WATCH</td>
<td>A reference to an address in one of the watch registers (data).</td>
</tr>
<tr>
<td>AdEL</td>
<td>Load address alignment error. User mode load reference to kernel address.</td>
</tr>
<tr>
<td>AdES</td>
<td>Store address alignment error. User mode store to kernel address.</td>
</tr>
</tbody>
</table>
4.3 Exception Vector Locations

The Reset, Soft Reset, and NMI exceptions are always vectored to location 0xBFC0_0000. Debug exceptions are vectored to location 0xBFC0_0480 or to location 0xFF20_0200 if the ProbTrap bit is 0 or 1, respectively, in the EJTAG Control register (ECR). Addresses for all other exceptions are a combination of a vector offset and a base address. Table 4-2 gives the base address as a function of the exception and whether the BEV bit is set in the Status register. Table 4-3 gives the offsets from the base address as a function of the exception. Table 4-4 combines these two tables into one that contains all possible vector addresses as a function of the state that can affect the vector selection.

### Table 4-2 Exception Vector Base Addresses

<table>
<thead>
<tr>
<th>Exception Description</th>
<th>BEV 0 Address</th>
<th>BEV 1 Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLBL (Load TLB miss)</td>
<td>0xBFC0_0000</td>
<td></td>
</tr>
<tr>
<td>TLBS (Store TLB miss)</td>
<td>0xBFC0_0480</td>
<td>0xFF20_0200</td>
</tr>
<tr>
<td>TLB Mod (Store to TLB page with D=0)</td>
<td>0xBFC0_0200</td>
<td></td>
</tr>
<tr>
<td>DBE (Load or store bus error)</td>
<td>0x8000_0000</td>
<td>0xBFC0_0200</td>
</tr>
<tr>
<td>DDBL (EJTAG data hardware breakpoint matched in load data compare)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 4-1 Priority of Exceptions (Continued)

<table>
<thead>
<tr>
<th>Exception</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLBL</td>
<td>Load TLB miss (4Kc core).  Load TLB hit to page with V=0 (4Kc core).</td>
</tr>
<tr>
<td>TLBS</td>
<td>Store TLB miss (4Kc core).  Store TLB hit to page with V=0 (4Kc core).</td>
</tr>
<tr>
<td>TLB Mod</td>
<td>Store to TLB page with D=0 (4Kc core).</td>
</tr>
<tr>
<td>DBE</td>
<td>Load or store bus error.</td>
</tr>
<tr>
<td>DDBL</td>
<td>EJTAG data hardware breakpoint matched in load data compare.</td>
</tr>
</tbody>
</table>
### General Exception Processing

With the exception of Reset, Soft Reset, NMI, and Debug exceptions, which have their own special processing as described below, exceptions have the same basic processing flow:

- If the EXL bit in the Status register is cleared, the EPC register is loaded with the PC at which execution will be restarted and the BD bit is set appropriately in the Cause register. If the instruction is not in the delay slot of a branch, the BD bit in Cause will be cleared and the value loaded into the EPC register is the current PC. If the instruction is in the delay slot of a branch, the BD bit in Cause is set and EPC is loaded with PC-4. If the EXL bit in the Status register is set, the EPC register is not loaded and the BD bit is not changed in the Cause register.
- The CE and ExcCode fields of the Cause registers are loaded with the values appropriate to the exception. The CE field is loaded, but not defined, for any exception type other than a coprocessor unusable exception.
- The EXL bit is set in the Status register.

---

#### Table 4-3 Exception Vector Offsets

<table>
<thead>
<tr>
<th>Exception</th>
<th>Vector Offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLB refill, EXL = 0 (4Kc core)</td>
<td>0x000</td>
</tr>
<tr>
<td>Reset, Soft Reset, NMI</td>
<td>0x000 (uses reset base address)</td>
</tr>
<tr>
<td>General Exception</td>
<td>0x180</td>
</tr>
<tr>
<td>Interrupt, Cause_IV = 1</td>
<td>0x200</td>
</tr>
</tbody>
</table>

#### Table 4-4 Exception Vectors

<table>
<thead>
<tr>
<th>Exception</th>
<th>BEV</th>
<th>EXL</th>
<th>IV</th>
<th>EJTAG ProbTrap</th>
<th>Vector</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reset, Soft Reset, NMI</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>0xBFC0_0000</td>
</tr>
<tr>
<td>Debug</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>0</td>
<td>0xBFC0_0480</td>
</tr>
<tr>
<td>Debug</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>1</td>
<td>0xFF20_0200 (in dmseg)</td>
</tr>
<tr>
<td>TLB Refill (4Kc core)</td>
<td>0</td>
<td>0</td>
<td>x</td>
<td>x</td>
<td>0x8000_0000</td>
</tr>
<tr>
<td>TLB Refill (4Kc core)</td>
<td>0</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>0x8000_0180</td>
</tr>
<tr>
<td>TLB Refill (4Kc core)</td>
<td>1</td>
<td>0</td>
<td>x</td>
<td>x</td>
<td>0xBFC0_0200</td>
</tr>
<tr>
<td>TLB Refill (4Kc core)</td>
<td>1</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>0xBFC0_0380</td>
</tr>
<tr>
<td>Interrupt</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>x</td>
<td>0x8000_0180</td>
</tr>
<tr>
<td>Interrupt</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>x</td>
<td>0x8000_0200</td>
</tr>
<tr>
<td>Interrupt</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>x</td>
<td>0xBFC0_0380</td>
</tr>
<tr>
<td>Interrupt</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>x</td>
<td>0xBFC0_0400</td>
</tr>
<tr>
<td>All others</td>
<td>0</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>0x8000_0180</td>
</tr>
<tr>
<td>All others</td>
<td>1</td>
<td>x</td>
<td>x</td>
<td>x</td>
<td>0xBFC0_0380</td>
</tr>
</tbody>
</table>

Note: 'x' denotes don’t care
• The processor is started at the exception vector.

The value loaded into EPC represents the restart address for the exception and need not be modified by exception handler software in the normal case. Software need not look at the BD bit in the Cause register unless it wishes to identify the address of the instruction that actually caused the exception.

Note that individual exception types may load additional information into other registers. This is noted in the description of each exception type below.

**Operation:**

```plaintext
if StatusEXL = 0 then
  if InstructionInBranchDelaySlot then
    EPC <- PC - 4
    CauseBD <- 1
  else
    EPC <- PC
    CauseBD <- 0
  endif
if ExceptionType = TLBRefill then
  vectorOffset <- 0x000
elseif (ExceptionType = Interrupt) and (CauseIV = 1) then
  vectorOffset <- 0x200
else
  vectorOffset <- 0x180
endif
else
  vectorOffset <- 0x180
endif
CauseCE <- FaultingCoprocessorNumber
CauseExcCode <- ExceptionType
StatusEXL <- 1
if StatusBEV = 1 then
  PC <- 0xBFC0_0200 + vectorOffset
else
  PC <- 0x8000_0000 + vectorOffset
endif
```

### 4.5 Debug Exception Processing

All debug exceptions have the same basic processing flow:

- The **DEPC** register is loaded with the program counter (PC) value at which execution will be restarted and the **DBD** bit is set appropriately in the **Debug** register. The value loaded into the **DEPC** register is the current PC if the instruction is not in the delay slot of a branch, or the PC-4 of the branch if the instruction is in the delay slot of a branch.
- The DSS, DBp, DDBL, DDBS, DIB and DINT bits (**D* bits at [5:0]**) in the **Debug** register are updated appropriately depending on the debug exception type.
- Halt and Doze bits in the **Debug** register are updated appropriately.
- DM bit in the **Debug** register is set to 1.
- The processor is started at the debug exception vector.
The value loaded into DEPC represents the restart address for the debug exception and need not be modified by the debug exception handler software in the usual case. Debug software need not look at the DBD bit in the Debug register unless it wishes to identify the address of the instruction that actually caused the debug exception.

A unique debug exception is indicated through the DSS, DBp, DDBL, DDBS, DIB and DINT bits (D* bits at [5:0]) in the Debug register.

No other CP0 registers or fields are changed due to the debug exception, thus no additional state is saved.

**Operation:**

```plaintext
if InstructionInBranchDelaySlot then
    DEPC <- PC-4
    DebugDBD <- 1
else
    DEPC <- PC
    DebugDBD <- 0
endif
Debug D* bits at [5:0] <- DebugExceptionType
DebugHalt <- HaltStatusAtDebugException
DebugDoze <- DozeStatusAtDebugException
DebugDM <- 1
if EJTAGControlRegister.ProbTrap = 1 then
    PC <- 0xFF20_0200
else
    PC <- 0xBFC0_0480
endif
```

The same debug exception vector location is used for all debug exceptions. The location is determined by the ProbTrap bit in the EJTAG Control register (ECR), as shown in Table 4-5.

### Table 4-5 Debug Exception Vector Addresses

<table>
<thead>
<tr>
<th>ProbTrap bit in ECR Register</th>
<th>Debug Exception Vector Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0xBFC0_0480</td>
</tr>
<tr>
<td>1</td>
<td>0xFF20_0200 in dmseg</td>
</tr>
</tbody>
</table>

### 4.6 Exceptions

The following subsections describe each of the exceptions listed in the same sequence as shown in Table 4-1.

#### 4.6.1 Reset Exception

A reset exception occurs when the SI_ColdReset signal is asserted to the processor. This exception is not maskable. When a Reset exception occurs, the processor performs a full reset initialization, including aborting state machines, establishing critical state, and generally placing the processor in a state in which it can execute instructions from uncached, unmapped address space. On a Reset exception, the state of the processor is not defined, with the following exceptions:

- The Random register is initialized to the number of TLB entries - 1.
- The Wired register is initialized to zero.
- The Config register is initialized with its boot state.
4.6 Exceptions

- The RP, BEV, TS, SR, NMI, and ERL fields of the Status register are initialized to a specified state.
- The I, R, and W fields of the WatchLo register are initialized to 0.
- The ErrorEPC register is loaded with PC-4 if the state of the processor indicates that it was executing an instruction in the delay slot of a branch. Otherwise, the ErrorEPC register is loaded with PC. Note that this value may or may not be predictable.
- PC is loaded with 0xBFC0_0000.

**Cause Register ExcCode Value:**
None

**Additional State Saved:**
None

**Entry Vector Used:**
Reset (0xBFC0_0000)

**Operation:**

```
Random  <-  TLBEntries - 1
Wired   <-  0
Config  <-  ConfigurationState
StatusRP  <-  0
StatusBEV <-  1
StatusTS  <-  0
StatusSR  <-  0
StatusNMI <-  0
StatusERL <-  1
WatchLoI <-  0
WatchLoR  <-  0
WatchLoW  <-  0
if InstructionInBranchDelaySlot then
  ErrorEPC  <-  PC - 4
else
  ErrorEPC  <-  PC
endif
PC     <-  0xBFC0_0000
```

### 4.6.2 Soft Reset Exception

A soft reset exception occurs when the SI_Reset signal is asserted to the processor. This exception is not maskable. When a soft reset exception occurs, the processor performs a subset of the full reset initialization. Although a soft reset exception does not unnecessarily change the state of the processor, it may be forced to do so in order to place the processor in a state in which it can execute instructions from uncached, unmapped address space. Since bus, cache, or other operations may be interrupted, portions of the cache, memory, or other processor state may be inconsistent. In addition to any hardware initialization required, the following state is established on a soft reset exception:

- The BEV, TS, SR, NMI, and ERL fields of the Status register are initialized to a specified state.
- The ErrorEPC register is loaded with PC-4 if the state of the processor indicates that it was executing an instruction in the delay slot of a branch. Otherwise, the ErrorEPC register is loaded with PC. Note that this value may or may not be predictable.
- PC is loaded with 0xBFC0_0000.

**Cause Register ExcCode Value:**
None
4.6.3 Debug Single Step Exception

A debug single step exception occurs after the CPU has executed one/two instructions in non-debug mode, when returning to non-debug mode after debug mode. One instruction is allowed to execute when returning to a non jump/branch instruction, otherwise two instructions are allowed to execute since the jump/branch and the instruction in the delay slot are executed as one step. Debug single step exceptions are enabled by the SSt bit in the Debug register, and are always disabled for the first one/two instructions after a DERET.

The DEPC register points to the instruction on which the debug single step exception occurred, which is also the next instruction to single step or execute when returning from debug mode. So the DEPC will not point to the instruction which has just been single stepped, but rather the following instruction. The DBD bit in the Debug register is never set for a debug single step exception, since the jump/branch and the instruction in the delay slot is executed in one step.

Exceptions occurring on the instruction(s) executed with debug single step exception enabled are taken even though debug single step was enabled. For a normal exception (other than reset), a debug single step exception is then taken on the first instruction in the normal exception handler. Debug exceptions are unaffected by single step mode, e.g. returning to a SDBBP instruction with debug single step exceptions enabled causes a debug software breakpoint exception, and the DEPC will point to the SDBBP instruction. However, returning to an instruction (not jump/branch) just before the SDBBP instruction, causes a debug single step exception with the DEPC pointing to the SDBBP instruction.

To ensure proper functionality of single step, the debug single step exception has priority over all other exceptions, except reset and soft reset.

**Debug Register Debug Status Bit Set**

DSS

**Additional State Saved**

None

**Entry Vector Used**

Debug exception vector
4.6.4 Debug Interrupt Exception

A debug interrupt exception is either caused by the EjtagBrk bit in the EJTAG Control register (controlled through the TAP), or caused by the debug interrupt request signal to the CPU.

The debug interrupt exception is an asynchronous debug exception which is taken as soon as possible, but with no specific relation to the executed instructions. The DEPC register is set to the instruction where execution should continue after the debug handler is through. The DBD bit is set based on whether the interrupted instruction was executing in the delay slot of a branch.

**Debug Register Debug Status Bit Set**

DINT

**Additional State Saved**

None

**Entry Vector Used**

Debug exception vector

4.6.5 Non Maskable Interrupt (NMI) Exception

A non maskable interrupt exception occurs when the SI_NMI signal is asserted to the processor. SI_NMI is an edge sensitive signal - only one NMI exception will be taken each time it is asserted. An NMI exception occurs only at instruction boundaries, so it does not cause any reset or other hardware initialization. The state of the cache, memory, and other processor states are consistent and all registers are preserved, with the following exceptions:

- The BEV, TS, SR, NMI, and ERL fields of the Status register are initialized to a specified state.
- The ErrorEPC register is loaded with PC-4 if the state of the processor indicates that it was executing an instruction in the delay slot of a branch. Otherwise, the ErrorEPC register is loaded with PC.
- PC is loaded with 0xBFC0_0000.

**Cause Register ExcCode Value:**

None

**Additional State Saved:**

None

**Entry Vector Used:**

Reset (0xBFC0_0000)
Operation:

\[
\begin{align*}
\text{Status}_{BEV} & \leftarrow 1 \\
\text{Status}_{TS} & \leftarrow 0 \\
\text{Status}_{SR} & \leftarrow 0 \\
\text{Status}_{NMI} & \leftarrow 1 \\
\text{Status}_{ERL} & \leftarrow 1 \\
\text{if InstructionInBranchDelaySlot} & \text{ then} \\
\quad \text{ErrorEPC} & \leftarrow \text{PC} - 4 \\
\text{else} & \\
\quad \text{ErrorEPC} & \leftarrow \text{PC} \\
\text{endif} \\
\text{PC} & \leftarrow 0xBFC0\_0000
\end{align*}
\]

4.6.6 Machine Check Exception (4Kc core)

A machine check exception occurs when the processor detects an internal inconsistency. The following condition causes a machine check exception:

- The detection of multiple matching entries in the TLB in a TLB-based MMU. The core detects this condition on a TLB write and prevents the write from being completed. The TS bit in the Status register is set to indicate this condition. This bit is only a status flag and does not affect the operation of the device. Software clears this bit at the appropriate time. This condition is resolved by flushing the conflicting TLB entries. The TLB write can then be completed.

**Cause Register ExcCode Value:**

MCheck

**Additional State Saved:**

None

**Entry Vector Used:**

General exception vector (offset 0x180)

4.6.7 Interrupt Exception

The interrupt exception occurs when one or more of the eight interrupt requests is enabled by the Status register and the interrupt input is asserted. The delay from assertion of an unmasked interrupt to fetch of the first instructions at the exception vector is a minimum of 5 clock cycles. More may be needed if a committed instruction has to complete, before the exception can be taken. IE. a SYNC instruction which has already started flushing the cache and write buffers, must wait until this is completed before the interrupt exception can be taken.

**Register ExcCode Value:**

Int

**Additional State Saved:**

<table>
<thead>
<tr>
<th>Register State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>\text{Cause}_{IP}</td>
<td>indicates the interrupts that are pending.</td>
</tr>
</tbody>
</table>
Entry Vector Used:
General exception vector (offset 0x180) if the IV bit in the Cause register is 0;
interrupt vector (offset 0x200) if the IV bit in the Cause register is 1.

4.6.8 Debug Instruction Break Exception

A debug instruction break exception occurs when an instruction hardware breakpoint matches an executed instruction. The DEPC register and DBD bit in the Debug register indicates the instruction that caused the instruction hardware breakpoint to match. This exception can only occur if instruction hardware breakpoints are implemented.

Debug Register Debug Status Bit Set:
DIB

Additional State Saved:
None

Entry Vector Used:
Debug exception vector

4.6.9 Watch Exception — Instruction Fetch or Data Access

The Watch facility provides a software debugging vehicle by initiating a watch exception when an instruction or data reference matches the address information stored in the WatchHi and WatchLo registers. A Watch exception is taken immediately if the EXL and ERL bits of the Status register are both zero and the DM bit of the Debug is also zero. If any of those bits is a one at the time that a watch exception would normally be taken, the WP bit in the Cause register is set, and the exception is deferred until both all three bits are zero. Software may use the WP bit in the Cause register to determine if the EPC register points at the instruction that caused the watch exception, or if the exception actually occurred while in kernel mode.

The Watch exception can occur on either an instruction fetch or a data access. Watch exceptions that occur on an instruction fetch have a higher priority than watch exceptions that occur on a data access.

Register ExcCode Value:
WATCH

Additional State Saved:

Table 4-7 Register States on a Watch Exception

<table>
<thead>
<tr>
<th>Register State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cause&lt;sub&gt;WP&lt;/sub&gt;</td>
<td>Indicates that the watch exception was deferred until after Status&lt;sub&gt;EXL&lt;/sub&gt;, Status&lt;sub&gt;ERL&lt;/sub&gt;, and Debug&lt;sub&gt;DM&lt;/sub&gt; were zero. This bit directly causes a watch exception, so software must clear this bit as part of the exception handler to prevent a watch exception loop at the end of the current handler execution.</td>
</tr>
</tbody>
</table>

Entry Vector Used:
General exception vector (offset 0x180)
### 4.6.10 Address Error Exception — Instruction Fetch/Data Access

An address error exception occurs on an instruction or data access when an attempt is made to execute one of the following:

- Fetch an instruction, load a word, or store a word that is not aligned on a word boundary
- Load or store a halfword that is not aligned on a halfword boundary
- Reference the kernel address space from user mode

Note that in the case of an instruction fetch that is not aligned on a word boundary, PC is updated before the condition is detected. Therefore, both EPC and BadVAddr point to the unaligned instruction address. In the case of a data access the exception is taken if either an unaligned address or an address that was inaccessible in the current processor mode was referenced by a load or store instruction.

**Cause Register ExcCode Value:**

ADEL: Reference was a load or an instruction fetch  
ADES: Reference was a store  

**Additional State Saved:**

**Table 4-8 CP0 Register States on an Address Exception Error**

<table>
<thead>
<tr>
<th>Register State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>BadVAddr</td>
<td>failing address</td>
</tr>
<tr>
<td>ContextVPN2</td>
<td>UNPREDICTABLE</td>
</tr>
<tr>
<td>EntryHiVPN2</td>
<td>UNPREDICTABLE</td>
</tr>
<tr>
<td>EntryLo0</td>
<td>UNPREDICTABLE</td>
</tr>
<tr>
<td>EntryLo1</td>
<td>UNPREDICTABLE</td>
</tr>
</tbody>
</table>

**Entry Vector Used:**

General exception vector (offset 0x180)

### 4.6.11 TLB Refill Exception — Instruction Fetch or Data Access (4Kc core)

During an instruction fetch or data access, a TLB refill exception occurs when no TLB entry in a TLB-based MMU matches a reference to a mapped address space and the EXL bit is 0 in the Status register. Note that this is distinct from the case in which an entry matches but has the valid bit off. In that case, a TLB Invalid exception occurs.

**Cause Register ExcCode Value:**

TLBL: Reference was a load or an instruction fetch  
TLBS: Reference was a store
4.6 Exceptions

Additional State Saved:

Table 4-9 CP0 Register States on a TLB Refill Exception

<table>
<thead>
<tr>
<th>Register State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>BadVAddr</td>
<td>failing address</td>
</tr>
<tr>
<td>Context</td>
<td>The BadVPN2 fields contain VA_{31:13} of the failing address</td>
</tr>
<tr>
<td>EntryHi</td>
<td>The VPN2 field contains VA_{31:13} of the failing address; the ASID field contains the ASID of the reference that missed</td>
</tr>
<tr>
<td>EntryLo0</td>
<td>UNPREDICTABLE</td>
</tr>
<tr>
<td>EntryLo1</td>
<td>UNPREDICTABLE</td>
</tr>
</tbody>
</table>

Entry Vector Used:

TLB refill vector (offset 0x000) if Status_{EXL} = 0 at the time of exception;

general exception vector (offset 0x180) if Status_{EXL} = 1 at the time of exception

4.6.12 TLB Invalid Exception — Instruction Fetch or Data Access (4Kc core)

During an instruction fetch or data access, a TLB invalid exception occurs in one of the following cases:

- No TLB entry in a TLB-based MMU matches a reference to a mapped address space; and the EXL bit is 1 in the Status register.
- A TLB entry in a TLB-based MMU matches a reference to a mapped address space, but the matched entry has the valid bit off.
- The virtual address is greater than or equal to the bounds address in a FM-based MMU.

Cause Register ExcCode Value:

TLBL: Reference was a load or an instruction fetch

TLBS: Reference was a store

Additional State Saved:

Table 4-10 CP0 Register States on a TLB Invalid Exception

<table>
<thead>
<tr>
<th>Register State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>BadVAddr</td>
<td>failing address</td>
</tr>
<tr>
<td>Context</td>
<td>The BadVPN2 field contains VA_{31:13} of the failing address</td>
</tr>
<tr>
<td>EntryHi</td>
<td>The VPN2 field contains VA_{31:13} of the failing address; the ASID field contains the ASID of the reference that missed</td>
</tr>
<tr>
<td>EntryLo0</td>
<td>UNPREDICTABLE</td>
</tr>
<tr>
<td>EntryLo1</td>
<td>UNPREDICTABLE</td>
</tr>
</tbody>
</table>
4.6.13 Bus Error Exception — Instruction Fetch or Data Access

A bus error exception occurs when an instruction or data access makes a bus request (due to a cache miss or an uncachable reference) and that request terminates in an error. The bus error exception can occur on either an instruction fetch or a data access. Bus error exceptions that occur on an instruction fetch have a higher priority than bus error exceptions that occur on a data access.

Bus errors taken on the requested (critical) word of an instruction fetch or data load are precise. Other bus errors, such as stores or non-critical words of a burst read, can be imprecise. These errors are taken when the EB_RBErr or EB_WBErr signals are asserted and may occur on an instruction that was not the source of the offending bus cycle.

_Cause Register ExcCode Value:_
IBE: Error on an instruction reference
DBE: Error on a data reference

_Additional State Saved:_
None

_Entry Vector Used:_
General exception vector (offset 0x180)

4.6.14 Debug Software Breakpoint Exception

A debug software breakpoint exception occurs when a SDBBP instruction is executed. The DEPC register and DBD bit in the Debug register will indicate the SDBBP instruction that caused the debug exception.

_Debug Register Debug Status Bit Set:_
DBp

_Additional State Saved:_
None

_Entry Vector Used:_
Debug exception vector

4.6.15 Execution Exception — System Call

The system call exception is one of the six execution exceptions. All of these exceptions have the same priority. A system call exception occurs when a SYSCALL instruction is executed.

_Cause Register ExcCode Value:_
Sys

_Additional State Saved:_
None
4.6 Exceptions

Entry Vector Used:
General exception vector (offset 0x180)

4.6.16 Execution Exception — Breakpoint

The breakpoint exception is one of the six execution exceptions. All of these exceptions have the same priority. A breakpoint exception occurs when a BREAK instruction is executed.

_Cause_ Register ExcCode Value:
Bp

Additional State Saved:
None

Entry Vector Used:
General exception vector (offset 0x180)

4.6.17 Execution Exception — Reserved Instruction

The reserved instruction exception is one of the six execution exceptions. All of these exceptions have the same priority. A reserved instruction exception occurs when a reserved or undefined major opcode or function field is executed.

_Cause_ Register ExcCode Value:
RI

Additional State Saved:
None

Entry Vector Used:
General exception vector (offset 0x180)

4.6.18 Execution Exception — Coprocessor Unusable

The coprocessor unusable exception is one of the six execution exceptions. All of these exceptions have the same priority. A coprocessor unusable exception occurs when an attempt is made to execute a coprocessor instruction for one of the following:

- a corresponding coprocessor unit that has not been marked usable by setting its CU bit in the _Status_ register
- CP0 instructions, when the unit has not been marked usable, and the processor is executing in user mode

_Cause_ Register ExcCode Value:
CpU

Additional State Saved:

Table 4-11 Register States on a Coprocessor Unusable Exception

<table>
<thead>
<tr>
<th>Register State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td><em>CauseCE</em></td>
<td>unit number of the coprocessor being referenced</td>
</tr>
</tbody>
</table>
Chapter 4 Exceptions

Entry Vector Used:
General exception vector (offset 0x180)

4.6.19 Execution Exception — Integer Overflow

The integer overflow exception is one of the six execution exceptions. All of these exceptions have the same priority. An integer overflow exception occurs when selected integer instructions result in a 2’s complement overflow.

Cause Register ExcCode Value:
Ov

Additional State Saved:
None

Entry Vector Used:
General exception vector (offset 0x180)

4.6.20 Execution Exception — Trap

The trap exception is one of the six execution exceptions. All of these exceptions have the same priority. A trap exception occurs when a trap instruction results in a TRUE value.

Cause Register ExcCode Value:
Tr

Additional State Saved:
None

Entry Vector Used:
General exception vector (offset 0x180)

4.6.21 Debug Data Break Exception

A debug data break exception occurs when a data hardware breakpoint matches the load/store transaction of an executed load/store instruction. The DEPC register and DBD bit in the Debug register will indicate the load/store instruction that caused the data hardware breakpoint to match. The load/store instruction that caused the debug exception has not completed e.g. not updated the register file, and the instruction can be re-executed after returning from the debug handler.

Debug Register Debug Status Bit Set:
DDBL for a load instruction or DDBS for a store instruction

Additional State Saved:
None

Entry Vector Used:
Debug exception vector
4.6.22 TLB Modified Exception — Data Access (4Kc core)

During a data access, a TLB modified exception occurs on a store reference to a mapped address if the following condition is true:

- The matching TLB entry in a TLB-based MMU is valid, but not dirty.

**Cause Register ExcCode Value:**

Mod

**Additional State Saved:**

<table>
<thead>
<tr>
<th>Register State</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>BadVAddr</td>
<td>failing address</td>
</tr>
<tr>
<td>Context</td>
<td>The BadVPN2 field contains VA31:13 of the failing address.</td>
</tr>
<tr>
<td>EntryHi</td>
<td>The VPN2 field contains VA31:13 of the failing address; the ASID field contains the ASID of the reference that missed.</td>
</tr>
<tr>
<td>EntryLo0</td>
<td>UNPREDICTABLE</td>
</tr>
<tr>
<td>EntryLo1</td>
<td>UNPREDICTABLE</td>
</tr>
</tbody>
</table>

**Entry Vector Used:**

General exception vector (offset 0x180)

4.7 Exception Handling and Servicing Flowcharts

The remainder of this chapter contains flowcharts for the following exceptions and guidelines for their handlers:

- General exceptions and their exception handler
- TLB miss exception and their exception handler
- Reset, soft reset and NMI exceptions, and a guideline to their handler.
- Debug exceptions

Generally speaking, the exceptions are handled by hardware (HW); the exceptions are then serviced by software (SW). Note that unexpected debug exceptions to the debug exception vector at 0xBFC0_0200 may be viewed as a reserved instruction since uncontrolled execution of a SDBBP instruction caused the exception. The DERET instruction must be used at return from the debug exception handler, in order to leave debug mode and return to non-debug mode. The DERET instruction returns to the address in the DEPC register.
Exceptions other than Reset, Soft Reset, NMI, or first-level TLB miss:

Note: Interrupts can be masked by IE or IMs and Watch is masked if EXL = 1

Comments

EnHi and Context are set only for TLB- Invalid, Modified, & Refill exceptions. BadVA is set only for TLB- Invalid, Modified, Refill- and VCED/I exceptions. Note: not set if it is a Bus Error

Check if exception within another exception

EXL = 1

=0

Instr. in Br.Dly. Slot?

EPC <- (PC - 4)
Cause.BD <- 1

=0

EPC <- PC
Cause.BD <- 0

EXL <- 1

Processor forced to Kernel Mode & interrupt disabled

=0 (normal)

Status.BEV = 1 (bootstrap)

PC <- 0x8000_0000 + 180
(unmapped, cached)

PC <- 0xBFC0_0200 + 180
(unmapped, uncached)

To General Exception Servicing Guidelines

Figure 4-1 General Exception Handler (HW)
4.7 Exception Handling and Servicing Flowcharts

Figure 4-2 General Exception Servicing Guidelines (SW)

Comments

- Unmapped vector so TLBMod, TLBInv, or TLB Refill exceptions not possible
- EXL=1 so Watch, Interrupt exceptions disabled
- OS/System to avoid all other exceptions
- Only Reset, Soft Reset, NMI exceptions possible.

- After EXL=0, all exceptions allowed.
  (except interrupt if masked by IE)

MFC0 - Context, EPC, Status, Cause

MTC0 - Set Status bits:
UM <- 0, EXL <-0, IE<-1

Check Cause value & Jump to
appropriate Service Code

Service Code

EXL = 1

MTC0 - EPC, STATUS

ERET

* ERET is not allowed in the branch delay slot of another Jump Instruction
* Processor does not execute the instruction which is in the ERET’s branch delay slot
* PC <- EPC; EXL <- 0
* LLbit <- 0
Figure 4-3 TLB Miss Exception Handler (HW) — 4Kc Core
4.7 Exception Handling and Servicing Flowcharts

Comments

- Unmapped vector so TLBMod, TLBInv, or TLB Refill exceptions not possible
- EXL=1 so Watch, Interrupt exceptions disabled
- OS/System to avoid all other exceptions
- Only Reset, Soft Reset, NMI exceptions possible.

- Load the mapping of the virtual address in Context Reg. Move it to EntryLo and write into the TLB
- There could be a TLB miss again during the mapping of the data or instruction address. The processor will jump to the general exception vector since the EXL is 1. (Option to complete the first level refill in the general exception handler or ERET to the original instruction and take the exception again)

- ERET is not allowed in the branch delay slot of another Jump Instruction
- Processor does not execute the instruction which is in the ERET’s branch delay slot
- PC <- EPC; EXL <- 0
- LLbit <- 0

Figure 4-4 TLB Exception Servicing Guidelines (SW) — 4Kc Core
Figure 4-5 Reset, Soft Reset and NMI Exception Handling and Servicing Guidelines
Chapter 5

CP0 Registers

The System Control Coprocessor (CP0) provides the register interface to the MIPS32 4K™ processor cores and supports memory management, address translation, exception handling, and other privileged operations. Each CP0 register has a unique number that identifies it; this number is referred to as the register number. For instance, the PageMask register is register number 5. For more information on the EJTAG registers, refer to Chapter 9, “EJTAG Debug Support.”

After updating a CP0 register there is a hazard period of zero or more instructions from the update instruction (MTC0) and until the effect of the update has taken place in the core. Please refer to Chapter 2, “Pipeline,” for further detail on CP0 hazards.

The current chapter contains the following sections:

- Section 5.1, "CP0 Register Summary"
- Section 5.2, "CP0 Registers"

5.1 CP0 Register Summary

Table 5-1 lists the CP0 registers in numerical order. The individual registers are described throughout this chapter.

<table>
<thead>
<tr>
<th>Register Number</th>
<th>Register Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Index&lt;sup&gt;1&lt;/sup&gt;</td>
<td>Index into the TLB array (4Kc core). This register is reserved in the 4Kp and 4Km cores.</td>
</tr>
<tr>
<td>1</td>
<td>Random&lt;sup&gt;1&lt;/sup&gt;</td>
<td>Randomly generated index into the TLB array (4Kc core). This register is reserved in the 4Kp and 4Km cores.</td>
</tr>
<tr>
<td>2</td>
<td>EntryLo0&lt;sup&gt;1&lt;/sup&gt;</td>
<td>Low-order portion of the TLB entry for even-numbered virtual pages (4Kc core). This register is reserved in the 4Kp and 4Km cores.</td>
</tr>
<tr>
<td>3</td>
<td>EntryLo1&lt;sup&gt;1&lt;/sup&gt;</td>
<td>Low-order portion of the TLB entry for odd-numbered virtual pages (4Kc core). This register is reserved in the 4Kp and 4Km cores.</td>
</tr>
<tr>
<td>4</td>
<td>Context&lt;sup&gt;2&lt;/sup&gt;</td>
<td>Pointer to page table entry in memory (4Kc core). This register is reserved in the 4Kp and 4Km cores.</td>
</tr>
<tr>
<td>5</td>
<td>PageMask&lt;sup&gt;1&lt;/sup&gt;</td>
<td>Controls the variable page sizes in TLB entries (4Kc core). This register is reserved in the 4Kp and 4Km cores.</td>
</tr>
<tr>
<td>6</td>
<td>Wired&lt;sup&gt;1&lt;/sup&gt;</td>
<td>Controls the number of fixed (“wired”) TLB entries (4Kc core). This register is reserved in the 4Kp and 4Km cores.</td>
</tr>
<tr>
<td>7</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>8</td>
<td>BadVAddr&lt;sup&gt;2&lt;/sup&gt;</td>
<td>Reports the address for the most recent address-related exception</td>
</tr>
<tr>
<td>9</td>
<td>Count&lt;sup&gt;2&lt;/sup&gt;</td>
<td>Processor cycle count</td>
</tr>
</tbody>
</table>
### Table 5-1 CP0 Registers (Continued)

<table>
<thead>
<tr>
<th>Register Number</th>
<th>Register Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>10</td>
<td>EntryHi(^1)</td>
<td>High-order portion of the TLB entry (4Kc core). This register is reserved in the 4Kp and 4Km cores.</td>
</tr>
<tr>
<td>11</td>
<td>Compare(^2)</td>
<td>Timer interrupt control</td>
</tr>
<tr>
<td>12</td>
<td>Status(^2)</td>
<td>Processor status and control</td>
</tr>
<tr>
<td>13</td>
<td>Cause(^2)</td>
<td>Cause of last exception</td>
</tr>
<tr>
<td>14</td>
<td>EPC(^2)</td>
<td>Program counter at last exception</td>
</tr>
<tr>
<td>15</td>
<td>PRIId</td>
<td>Processor identification and revision</td>
</tr>
<tr>
<td>16</td>
<td>Config/Config1</td>
<td>Configuration register</td>
</tr>
<tr>
<td>17</td>
<td>LAddr</td>
<td>Load linked address</td>
</tr>
<tr>
<td>18</td>
<td>WatchLo(^2)</td>
<td>Low-order watchpoint address</td>
</tr>
<tr>
<td>19</td>
<td>WatchHi(^2)</td>
<td>High-order watchpoint address</td>
</tr>
<tr>
<td>20 - 22</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>23</td>
<td>Debug(^3)</td>
<td>Debug control and exception status</td>
</tr>
<tr>
<td>24</td>
<td>DEPC(^3)</td>
<td>Program counter at last debug exception</td>
</tr>
<tr>
<td>25 - 27</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>28</td>
<td>TagLo/DataLo</td>
<td>Low-order portion of cache tag interface</td>
</tr>
<tr>
<td>29</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>30</td>
<td>ErrorEPC(^2)</td>
<td>Program counter at last error</td>
</tr>
<tr>
<td>31</td>
<td>DESAVE(^3)</td>
<td>Debug handler scratch pad register</td>
</tr>
</tbody>
</table>

Note: 1. Registers used in memory management.
Note: 2. Registers used in exception processing.
Note: 3. Registers used in debug.
5.2 CP0 Registers

The CP0 registers provide the interface between the ISA and the architecture. Each register is discussed below, with the registers presented in numerical order, first by register number, then by select field number.

For each register described below, field descriptions include the read/write properties of the field, and the reset state of the field. For the read/write properties of the field, the following notation is used:

Table 5-2 CP0 Register Field Types

<table>
<thead>
<tr>
<th>Read/Write Notation</th>
<th>Hardware Interpretation</th>
<th>Software Interpretation</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>R/W</strong></td>
<td>A field in which all bits are readable and writable by software and, potentially, by hardware. Hardware updates of this field are visible by software read. Software updates of this field are visible by hardware read. If the reset state of this field is “Undefined,” either software or hardware must initialize the value before the first read will return a predictable value. This should not be confused with the formal definition of UNDEFINED behavior.</td>
<td></td>
</tr>
<tr>
<td><strong>R</strong></td>
<td>A field that is either static or is updated only by hardware. If the Reset State of this field is either “0” or “Preset”, hardware initializes this field to zero or to the appropriate state, respectively, on powerup. If the Reset State of this field is “Undefined”, hardware updates this field only under those conditions specified in the description of the field.</td>
<td></td>
</tr>
<tr>
<td><strong>0</strong></td>
<td>A field that hardware does not update, and for which hardware can assume a zero value. A field to which the value written by software must be zero. Software writes of non-zero values to this field may result in UNDEFINED behavior of the hardware. Software reads of this field return zero as long as all previous software writes are zero. If the Reset State of this field is “Undefined,” software must write this field with zero before it is guaranteed to read as zero.</td>
<td></td>
</tr>
</tbody>
</table>
5.2.1 Index Register (CP0 Register 0, Select 0)

The Index register is a 32-bit read/write register that contains the index used to access the TLB for TLBP, TLBR, and TLBWl instructions. The width of the index field is implementation-dependent as a function of the number of TLB entries that are implemented. The minimum value for TLB-based MMUs is $\text{Ceiling}(\log_2(\text{TLBEntries}))$.

The operation of the processor is UNDEFINED if a value greater than or equal to the number of TLB entries is written to the Index register.

This register is only valid with the TLB (4Kc core). It is reserved if the FM is implemented (4Km and 4Kp).

### Index Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>4</th>
<th>3</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>P</td>
<td>0</td>
<td></td>
<td></td>
<td>Index</td>
</tr>
</tbody>
</table>

### Table 5-3 Index Register Field Descriptions

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>P</td>
<td>31</td>
<td>Probe Failure. Set to 1 when the previous TLB Probe (TLBP) instruction failed to find a match in the TLB.</td>
<td>R</td>
</tr>
<tr>
<td>0</td>
<td>30:4</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0</td>
</tr>
<tr>
<td>Index</td>
<td>3:0</td>
<td>Index to the TLB entry affected by the TLB Read and TLB Write instructions.</td>
<td>R/W</td>
</tr>
</tbody>
</table>
5.2.2 *Random* Register (CP0 Register 1, Select 0)

The *Random* register is a read-only register whose value is used to index the TLB during a TLBWR instruction. The width of the Random field is calculated in the same manner as that described for the *Index* register above.

The value of the register varies between an upper and lower bound as follow:

- A lower bound is set by the number of TLB entries reserved for exclusive use by the operating system (the contents of the *Wired* register). The entry indexed by the *Wired* register is the first entry available to be written by a TLB Write Random operation.
- An upper bound is set by the total number of TLB entries minus 1.

The *Random* register is decremented by one almost every clock wrapping after the value in the *Wired* register is reached. To enhance the level of randomness and reduce the possibility of a live lock condition, an LFSR register is used that prevents the decrement pseudo-randomly.

The processor initializes the *Random* register to the upper bound on a Reset exception and when the *Wired* register is written.

This register is only valid with the TLB (4Kc core). It is reserved if the FM is implemented (4Km and 4Kp).

**Random Register Format**

<table>
<thead>
<tr>
<th>31</th>
<th>4</th>
<th>3</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Random</td>
</tr>
</tbody>
</table>

**Table 5-4 Random Register Field Descriptions**

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>31:4</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0 0</td>
</tr>
<tr>
<td>Random</td>
<td>3:0</td>
<td>TLB Random Index</td>
<td>R</td>
</tr>
</tbody>
</table>
5.2.3 *EntryLo0, EntryLo1* (CP0 Registers 2 and 3, Select 0)

The pair of *EntryLo* registers act as the interface between the TLB and the TLBR, TLBWI, and TLBWR instructions. For a TLB-based MMU, *EntryLo0* holds the entries for even pages and *EntryLo1* holds the entries for odd pages.

The contents of the *EntryLo0* and *EntryLo1* registers are undefined after an address error, TLB invalid, TLB modified, or TLB refill exceptions.

These registers are only valid with the TLB (4Kc core). They are reserved if the FM is implemented (4Km and 4Kp).

### EntryLo0, EntryLo1 Register Format

<table>
<thead>
<tr>
<th>Field</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>R</strong></td>
<td>31:30</td>
<td>Reserved. Should be ignored on writes; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td><strong>0</strong></td>
<td>29:26</td>
<td>These 4 bits are normally part of the PFN. However, since the core supports only 32-bits of physical address, the PFN is only 20-bits wide. Therefore, bits 29:26 of this register must be written with zeros.</td>
<td>R/W</td>
<td>0</td>
</tr>
<tr>
<td><strong>PFN</strong></td>
<td>25:6</td>
<td>Page Frame Number. Corresponds to bits 31:12 of the physical address.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td><strong>C</strong></td>
<td>5:3</td>
<td>Coherency attribute of the page. See Table 5-6.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td><strong>D</strong></td>
<td>2</td>
<td>“Dirty” or write-enable bit, indicating that the page has been written, and/or is writable. If this bit is a one, stores to the page are permitted. If this bit is a zero, stores to the page cause a TLB Modified exception.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td><strong>V</strong></td>
<td>1</td>
<td>Valid bit, indicating that the TLB entry, and thus the virtual page mapping are valid. If this bit is a one, accesses to the page are permitted. If this bit is a zero, accesses to the page cause a TLB Invalid exception.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td><strong>G</strong></td>
<td>0</td>
<td>Global bit. On a TLB write, the logical AND of the G bits in both the EntryLo0 and EntryLo1 registers become the G bit in the TLB entry. If the TLB entry G bit is a one, ASID comparisons are ignored during TLB matches. On a read from a TLB entry, the G bits of both EntryLo0 and EntryLo1 reflect the state of the TLB G bit.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>

*Table 5-6* lists the encoding of the C field of the *EntryLo0* and *EntryLo1* registers and the K0 field of the *Config* register.
### Table 5-6 Cache Coherency Attributes

<table>
<thead>
<tr>
<th>C(5:3) Value</th>
<th>Cache Coherency Attribute</th>
</tr>
</thead>
<tbody>
<tr>
<td>0, 1, 3*, 4, 5, 6</td>
<td>Cacheable, noncoherent, write through, no write allocate</td>
</tr>
<tr>
<td>2*, 7</td>
<td>Uncached</td>
</tr>
</tbody>
</table>

Note: * These two values are required by the MIPS32 architecture. All other values are not used. For example, values 0, 1, 4, 5 and 6 are not used and are mapped to 3. The value 7 is not used and is mapped to 2. Note that these values do have meaning in other MIPS Technologies processor implementations. Refer to the MIPS32 specification for more information.
5.2.4 Context Register (CP0 Register 4, Select 0)

The Context register is a read/write register containing a pointer to an entry in the page table entry (PTE) array. This array is an operating system data structure that stores virtual-to-physical translations. During a TLB miss, the operating system loads the TLB with the missing translation from the PTE array. The Context register duplicates some of the information provided in the BadVAddr register but is organized in such a way that the operating system can directly reference an 8-byte page table entry (PTE) in memory.

A TLB exception (TLB Refill, TLB Invalid, or TLB Modified) causes bits VA_{31:13} of the virtual address to be written into the BadVPN2 field of the Context register. The PTEBase field is written and used by the operating system.

The BadVPN2 field of the Context register is not defined after an address error exception.

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Name</strong></td>
<td><strong>Bit(s)</strong></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PTEBase</td>
<td>31:23</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>BadVPN2</td>
<td>22:4</td>
<td>R</td>
<td>Undefined</td>
</tr>
<tr>
<td>0</td>
<td>3:0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Table 5-7 Context Register Field Descriptions
5.2.5 PageMask Register (CP0 Register 5, Select 0)

The PageMask register is a read/write register used for reading from and writing to the TLB. It holds a comparison mask that sets the variable page size for each TLB entry as shown in Table 5-9. Behavior is UNDEFINED if a value other than those listed is used.

This register is only valid with the TLB (4Kc core). It is reserved if the FM is implemented (4Km and 4Kp).

<table>
<thead>
<tr>
<th>PageMask Register Format</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 25 24 13 12 0</td>
</tr>
<tr>
<td>0 Mask 0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Table 5-8 PageMask Register Field Descriptions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fields</td>
</tr>
<tr>
<td>Name</td>
</tr>
<tr>
<td>Mask</td>
</tr>
<tr>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Table 5-9 Values for the Mask Field of the PageMask Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>Page Size</td>
</tr>
<tr>
<td>-----------</td>
</tr>
<tr>
<td>4 KBytes</td>
</tr>
<tr>
<td>16 KBytes</td>
</tr>
<tr>
<td>64 KBytes</td>
</tr>
<tr>
<td>256 KBytes</td>
</tr>
<tr>
<td>1 MByte</td>
</tr>
<tr>
<td>4 MByte</td>
</tr>
<tr>
<td>16 Mbyte</td>
</tr>
</tbody>
</table>
5.2.6 Wired Register (CP0 Register 6, Select 0)

The Wired register is a read/write register that specifies the boundary between the wired and random entries in the TLB as shown in Figure 5-1. The width of the Wired field is calculated in the same manner as that described for the Index register above. Wired entries are fixed, non-replaceable entries that are not overwritten by a TLBWR instruction. Wired entries can be overwritten by a TLBWI instruction.

The Wired register is set to zero by a Reset exception. Writing the Wired register causes the Random register to reset to its upper bound.

The operation of the processor is undefined if a value greater than or equal to the number of TLB entries is written to the Wired register.

This register is only valid with a TLB (4Kc core). It is reserved if the FM is implemented (4Km and 4Kp cores).

![Figure 5-1 Wired and Random Entries in the TLB](image)

**Wired Register Format**

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:4</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>3:0</td>
<td>TLB wired boundary.</td>
<td>R/W</td>
<td>0</td>
</tr>
</tbody>
</table>

Table 5-10 Wired Register Field Descriptions
5.2.7 BadVAddr Register (CP0 Register 8, Select 0)

The BadVAddr register is a read-only register that captures the most recent virtual address that caused one of the following exceptions:

- Address error (AdEL or AdES)
- TLB Refill (4Kc core)
- TLB Invalid (4Kc core)
- TLB Modified (4Kc core)

The BadVAddr register does not capture address information for cache or bus errors, since neither is an addressing error.

### BadVAddr Register Format

<table>
<thead>
<tr>
<th>Name</th>
<th>Bits</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>BadVAddr</td>
<td>31:0</td>
<td>Bad virtual address</td>
<td>R</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
5.2.8 *Count* Register (CP0 Register 9, Select 0)

The *Count* register acts as a timer, incrementing at a constant rate, whether or not an instruction is executed, retired, or any forward progress is made through the pipeline. The counter increments every other clock.

The *Count* register can be written for functional or diagnostic purposes, including at reset or to synchronize processors.

Whether the *Count* register continues incrementing while the processor is in debug mode is determined by the CountDM bit in the *Debug* register (see Section 5.2.20, "Debug Register (CP0 Register 23)" on page 99).

<table>
<thead>
<tr>
<th>Count Register Format</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
</tr>
<tr>
<td>Count</td>
</tr>
</tbody>
</table>

Table 5-12 *Count* Register Field Description

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bits</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Count</td>
<td>31:0</td>
<td>Interval counter.</td>
<td>R/W</td>
</tr>
</tbody>
</table>
5.2.9 *EntryHi* Register (CP0 Register 10, Select 0)

The *EntryHi* register contains the virtual address match information used for TLB read, write, and access operations.

A TLB exception (TLB Refill, TLB Invalid, or TLB Modified) causes bits *VA*<sub>31:13</sub> of the virtual address to be written into the VPN2 field of the *EntryHi* register. The ASID field is written by software with the current address space identifier value and is used during the TLB comparison process to determine TLB match.

The VPN2 field of the *EntryHi* register is not defined after an address error exception.

This register is only valid with the TLB (4Kc core). It is reserved if the FM is implemented (4Km and 4Kp cores).

### *EntryHi* Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>13</th>
<th>12</th>
<th>8</th>
<th>7</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>VPN2</td>
<td>0</td>
<td>ASID</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 5-13 *EntryHi* Register Field Descriptions

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>VPN2</strong></td>
<td>VA&lt;sub&gt;31:13&lt;/sub&gt; of the virtual address (virtual page number / 2). This field is written by hardware on a TLB exception or on a TLB read, and is written by software before a TLB write.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>0</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td><strong>ASID</strong></td>
<td>Address space identifier. This field is written by hardware on a TLB read and by software to establish the current ASID value for TLB write and against which TLB references match each entry’s TLB ASID field.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
5.2.10  Compare Register (CP0 Register 11, Select 0)

The Compare register acts in conjunction with the Count register to implement a timer and timer interrupt function. The timer interrupt is an output of the cores. The Compare register maintains a stable value and does not change on its own.

When the value of the Count register equals the value of the Compare register, the SI_TimerInt pin is asserted. This pin will remain asserted until the Compare register is written. The SI_TimerInt pin can be fed back into the core on one of the interrupt pins to generate an interrupt. Traditionally, this has been done by multiplexing it with hardware interrupt 5 to set interrupt bit IP(7) in the Cause register.

For diagnostic purposes, the Compare register is a read/write register. In normal use, however, the Compare register is write-only. Writing a value to the Compare register, as a side effect, clears the timer interrupt.

**Compare Register Format**

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Compare</td>
<td></td>
</tr>
</tbody>
</table>

*Table 5-14 Compare Register Field Description*

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Compare</td>
<td>31:0</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td></td>
<td>Interval count compare value</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
5.2.11 Status Register (CP0 Register 12, Select 0)

The Status register (SR) is a read/write register that contains the operating mode, interrupt enabling, and the diagnostic states of the processor. Fields of this register combine to create operating modes for the processor, as follows:

**Interrupt Enable**: Interrupts are enabled when all of the following conditions are true:
- IE = 1
- EXL = 0
- ERL = 0
- DM = 0

If these conditions are met, the settings of the IM and IE bits enable the interrupt.

**Operating Modes**: If the DM bit in the Debug register is 1, the processor is in debug mode. Otherwise the processor is in either kernel or user mode. The following CPU Status register bit settings determine user or kernel mode.
- User mode: UM = 1, EXL = 0, and ERL = 0
- Kernel mode: UM = 0, or EXL = 1, or ERL = 1

Coprocessor Accessibility: The Status register CU bits control coprocessor accessibility. If any coprocessor is unusable, an instruction that accesses it generates an exception.

Coprocessor 0 is always enabled in kernel mode, regardless of the setting of the CU0 bit.
### Status Register Format

<table>
<thead>
<tr>
<th>Bit Positions</th>
<th>Name</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:28</td>
<td>CU3-CU0</td>
<td>Controls access to coprocessors 3, 2, 1, and 0, respectively: 0: access not allowed 1: access allowed Coprocessor 0 is always usable when the processor is running in kernel mode, independent of the state of the CU0 bit. The core does not support coprocessors 1-3, but CU3:1 can still be set. However, processor behavior is unpredictable if a coprocessor instruction to coprocessors 1-3 is attempted with the corresponding CU3:1 bit set.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>27</td>
<td>RP</td>
<td>Enables reduced power mode. The state of the RP bit is available on the bus interface as the SI_RP signal.</td>
<td>R/W</td>
<td>0 for Cold Reset only.</td>
</tr>
<tr>
<td>26</td>
<td>R</td>
<td>This bit must be ignored on write and read as zero.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>25</td>
<td>RE</td>
<td>Used to enable reverse-endian memory references while the processor is running in user mode: 0: User mode uses configured endianness 1: User mode uses reversed endianness Kernel or debug mode references are not affected by the state of this bit.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>24:23</td>
<td>0</td>
<td>This bit must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>22</td>
<td>BEV</td>
<td>Controls the location of exception vectors: 0: Normal 1: Bootstrap</td>
<td>R/W</td>
<td>1</td>
</tr>
<tr>
<td>21</td>
<td>TS</td>
<td>TLB shutdown. This bit is set if a TLBW1 or TLBWR instruction is issued that would cause a TLB shutdown condition if allowed to complete. This bit is only used in the 4Kc processor and is reserved in the 4Kp and 4Km processors. Software can only write a 0 to this bit to clear it and cannot force a 0-1 transition.</td>
<td>R/W</td>
<td>0</td>
</tr>
<tr>
<td>20</td>
<td>SR</td>
<td>Indicates that the entry through the reset exception vector was due to a Soft Reset: 0: Not Soft Reset (NMI or hard reset) 1: Soft Reset Software can only write a 0 to this bit to clear it and cannot force a 0-1 transition.</td>
<td>R/W</td>
<td>1 for Soft Reset; 0 otherwise</td>
</tr>
</tbody>
</table>
### Table 5-15 Status Register Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>NMI</td>
<td>Indicates that the entry through the reset exception vector was due to an NMI.</td>
<td>R/W</td>
<td>1 for NMI; 0 otherwise</td>
</tr>
<tr>
<td></td>
<td>0: Not NMI (soft or hard reset)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: NMI</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Software can only write a 0 to this bit to clear it and cannot force a 0-1 transition.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0 18</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>R 17:16</td>
<td>Reserved. Must be ignored on write and read as zero.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>IM[7:0]</td>
<td>Interrupt Mask: Controls the enabling of each of the external, internal, and software interrupts. An interrupt is taken if interrupts are enabled and the corresponding bits are set in both the Interrupt Mask field of the Status register and the Interrupt Pending field of the Cause register and the IE bit is set in the Status register.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td></td>
<td>0: Interrupt request disabled</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Interrupt request enabled</td>
<td></td>
<td></td>
</tr>
<tr>
<td>R 7:5</td>
<td>Reserved. Must be ignored on write and read as zero.</td>
<td>R</td>
<td>0</td>
</tr>
</tbody>
</table>
## Table 5-15 Status Register Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>UM</strong></td>
<td>Indicates that the processor is operating in user mode: 0: processor is operating in kernel mode 1: processor is operating in user mode</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>4</td>
<td>Note that the processor can also be in kernel mode if EXR or ERL are set. This condition does not affect the state of the UM bit.</td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>R</strong></td>
<td>Reserved. Must be ignored on write and read as zero.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>ERL</strong></td>
<td>Error Level. Set by the processor when a Reset, Soft Reset, or NMI exceptions is taken. 0: normal level 1: error level When ERL is set: The processor is running in kernel mode. Interrupts are disabled. The ERET instruction uses the return address held in ErrorEPC instead of EPC. kuseg is treated as an unmapped and uncached region. This allows main memory to be accessed in the presence of cache errors. Behavior is <strong>UNDEFINED</strong> if ERL is set while executing code in useg/kuseg.</td>
<td>R/W</td>
<td>1</td>
</tr>
<tr>
<td>2</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>EXL</strong></td>
<td>Exception Level. Set by the processor when any exception other than Reset, Soft Reset, or NMI exceptions is taken. 0: normal level 1: exception level When EXL is set: The processor is running in kernel mode. Interrupts are disabled. In the 4Kc core, TLB refill exceptions use the general exception vector instead of the TLB refill vector. EPC is not updated if another exception is taken.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>IE</strong></td>
<td>Interrupt Enable. Acts as the master enable for software and hardware interrupts: 0: disables interrupts 1: enables interrupts</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
5.2.12 Cause Register (CP0 Register 13, Select 0)

The Cause register primarily describes the cause of the most recent exception. In addition, fields also control software interrupt requests and the vector through which interrupts are dispatched. With the exception of the IP[1:0], IV, and WP fields, all fields in the Cause register are read-only.

### Cause Register Format

|   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
| 31 | 30 | 29 | 28 | 27 | 24 | 23 | 22 | 21 | 16 | 15 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| BD | CE | IV | WP | 0  | IP[7:2] | IP[1:0] | 0 | Exc Code | 0  |   |   |   |   |   |   |   |   |   |   |   |

### Table 5-16 Cause Register Field Descriptions

<table>
<thead>
<tr>
<th>Fields</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
</table>
| BD     | 31     | Indicates whether the last exception taken occurred in a branch delay slot:  
0: Not in delay slot  
1: In delay slot  
Note that the BD bit is not updated on a new exception if the EXL bit is set. | R | Undefined |
| CE     | 29:28  | Coprocessor unit number referenced when a Coprocessor Unusable exception is taken. This field is loaded by hardware on every exception but is unpredictable for all exceptions except for Coprocessor Unusable. | R | Undefined |
| IV     | 23     | Indicates whether an interrupt exception uses the general exception vector or a special interrupt vector:  
0: Use the general exception vector (0x180)  
1: Use the special interrupt vector (0x200) | R/W | Undefined |
Indicates that a watch exception was deferred because StatusEXL or StatusERL were a one at the time the watch exception was detected. This bit both indicates that the watch exception was deferred and causes the exception to be initiated once StatusEXL and StatusERL are both zero. As such, software must clear this bit as part of the watch exception handler to prevent a watch exception loop. Software can only write a 0 to this bit to clear it and cannot force a 0-1 transition.

Indicates an external interrupt is pending:
15: Hardware interrupt 5 or timer interrupt
14: Hardware interrupt 4
13: Hardware interrupt 3
12: Hardware interrupt 2
11: Hardware interrupt 1
10: Hardware interrupt 0

Controls the request for software interrupts:
9: Request software interrupt 1
8: Request software interrupt 0

Exception code — see Table 5-17.

Must be written as zero; returns zero on read.

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>WP</td>
<td>22</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>IP[7:2]</td>
<td>15:10</td>
<td>R</td>
<td>Undefined</td>
</tr>
<tr>
<td>IP[1:0]</td>
<td>9:8</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>Exc Code</td>
<td>6:2</td>
<td>R</td>
<td>Undefined</td>
</tr>
<tr>
<td>0</td>
<td>30, 27:24, 21:16, 7, 1:0</td>
<td>R</td>
<td>0</td>
</tr>
</tbody>
</table>

### Table 5-17 Cause Register ExcCode Field Descriptions

<table>
<thead>
<tr>
<th>Exception Code Value</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Int</td>
<td>Interrupt</td>
</tr>
<tr>
<td>1</td>
<td>Mod</td>
<td>TLB modification exception (4Kc core)</td>
</tr>
<tr>
<td>2</td>
<td>TLBL</td>
<td>TLB exception (load or instruction fetch) (4Kc core)</td>
</tr>
<tr>
<td>3</td>
<td>TLBS</td>
<td>TLB exception (store) (4Kc core)</td>
</tr>
<tr>
<td>4</td>
<td>AdEL</td>
<td>Address error exception (load or instruction fetch)</td>
</tr>
<tr>
<td>5</td>
<td>AdES</td>
<td>Address error exception (store)</td>
</tr>
<tr>
<td>6</td>
<td>IBE</td>
<td>Bus error exception (instruction fetch)</td>
</tr>
<tr>
<td>7</td>
<td>DBE</td>
<td>Bus error exception (data reference: load or store)</td>
</tr>
<tr>
<td>8</td>
<td>Sys</td>
<td>Syscall exception</td>
</tr>
<tr>
<td>9</td>
<td>Bp</td>
<td>Breakpoint exception</td>
</tr>
<tr>
<td>10</td>
<td>RI</td>
<td>Reserved instruction exception</td>
</tr>
<tr>
<td>11</td>
<td>CpU</td>
<td>Coprocessor Unusable exception</td>
</tr>
<tr>
<td>12</td>
<td>Ov</td>
<td>Integer Overflow exception</td>
</tr>
</tbody>
</table>
### Table 5-17 Cause Register ExcCode Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Exception Code Value</th>
<th>Mnemonic</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>13</td>
<td>Tr</td>
<td>Trap exception</td>
</tr>
<tr>
<td>14-22</td>
<td>-</td>
<td>Reserved</td>
</tr>
<tr>
<td>23</td>
<td>WATCH</td>
<td>Reference to WatchHi/WatchLo address</td>
</tr>
<tr>
<td>24</td>
<td>MCheck</td>
<td>Machine check</td>
</tr>
<tr>
<td>25-31</td>
<td>-</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
5.2.13 Exception Program Counter (CP0 Register 14, Select 0)

The Exception Program Counter (EPC) is a read/write register that contains the address at which processing resumes after an exception has been serviced. All bits of the EPC register are significant and must be writable.

For synchronous (precise) exceptions, the EPC contains one of the following:

- The virtual address of the instruction that was the direct cause of the exception
- The virtual address of the immediately preceding branch or jump instruction, when the exception causing instruction is in a branch delay slot and the Branch Delay bit in the Cause register is set.

On new exceptions, the processor does not write to the EPC register when the EXL bit in the Status register is set. However, the register can still be written via the MTC0 instruction.

\[ \text{EPC Register Format} \]

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>EPC</td>
<td>Exception Program Counter.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>

Table 5-18 EPC Register Field Description
5.2.14 Processor Identification (CP0 Register 15, Select 0)

The Processor Identification (PRId) register is a 32 bit read-only register that contains information identifying the manufacturer, manufacturer options, processor identification, and revision level of the processor.

**PRId Register Format**

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:24</td>
<td>Reserved. Must be ignored on write and read as zero</td>
</tr>
<tr>
<td>23:16</td>
<td>Identifies the company that designed or manufactured the processor. In all three cores this field contains a value of 1 to indicate MIPS Technologies, Inc.</td>
</tr>
<tr>
<td>15:8</td>
<td>Identifies the type of processor. This field allows software to distinguish between the various types of MIPS Technologies processors. For the 4Kc processor, this field contains a value of 0x80. For the 4Kp and 4Km processors, the value is 0x83.</td>
</tr>
<tr>
<td>7:0</td>
<td>Specifies the revision number of the processor. This field allows software to distinguish between one revision and another of the same processor type.</td>
</tr>
</tbody>
</table>

**Table 5-19 PRId Register Field Descriptions**

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>R 31:24</td>
<td>Reserved. Must be ignored on write and read as zero</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>Company ID 23:16</td>
<td>Identifies the company that designed or manufactured the processor. In all three cores this field contains a value of 1 to indicate MIPS Technologies, Inc.</td>
<td>R</td>
<td>1</td>
</tr>
<tr>
<td>Processor ID 15:8</td>
<td>Identifies the type of processor. This field allows software to distinguish between the various types of MIPS Technologies processors. For the 4Kc processor, this field contains a value of 0x80. For the 4Kp and 4Km processors, the value is 0x83.</td>
<td>R</td>
<td>4Kc core - 0x80 4Km &amp; 4Kp cores - 0x83</td>
</tr>
<tr>
<td>Revision 7:0</td>
<td>Specifies the revision number of the processor. This field allows software to distinguish between one revision and another of the same processor type.</td>
<td>R</td>
<td>Preset</td>
</tr>
</tbody>
</table>
5.2.15 Config Register (CP0 Register 16, Select 0)

The Config register specifies various configuration and capabilities information. Most of the fields in the Config register are initialized by hardware during the Reset exception process, or are constant. One field, K0, must be initialized by software in the Reset exception handler.

**Config Register Format — Select 0**

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>M</td>
</tr>
<tr>
<td>30:28</td>
<td>K23</td>
</tr>
<tr>
<td>27:25</td>
<td>KU</td>
</tr>
<tr>
<td>24:21</td>
<td>0</td>
</tr>
<tr>
<td>20</td>
<td>MDU</td>
</tr>
<tr>
<td>19</td>
<td>0</td>
</tr>
<tr>
<td>18:17</td>
<td>MM</td>
</tr>
<tr>
<td>16</td>
<td>BM</td>
</tr>
<tr>
<td>15</td>
<td>BE</td>
</tr>
</tbody>
</table>

**Table 5-20 Config Register Field Descriptions**

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>M</td>
<td>31</td>
<td>This bit is hardwired to ‘1’ to indicate the presence of the Config1 register.</td>
<td>R</td>
<td>1</td>
</tr>
<tr>
<td>K23</td>
<td>30:28</td>
<td>This field controls the cacheability of the kseg2 and kseg3 address segments in FM implementations. This field is valid in the 4Kp and 4Km processor and is reserved in the 4Kc processor. Refer to Table 5-21 for the field encoding.</td>
<td>FM: R/W TLB: R</td>
<td>FM: 010 TLB: 000</td>
</tr>
<tr>
<td>KU</td>
<td>27:25</td>
<td>This field controls the cacheability of the kuseg and useg address segments in FM implementations. This field is valid in the 4Kp and 4Km processor and is reserved in the 4Kc processor. Refer to Table 5-21 for the field encoding.</td>
<td>FM: R/W TLB: R</td>
<td>FM: 010 TLB: 000</td>
</tr>
<tr>
<td>0</td>
<td>24:21</td>
<td>Must be written as 0. Returns 0 on read.</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>19</td>
<td>Must be written as 0. Returns 0 on read.</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>MM</td>
<td>18:17</td>
<td>This field contains the merge mode for the 32-byte collapsing write buffer: 00 = No Merging 01 = SysAD Valid merging 10 = Full merging 11 = Reserved</td>
<td>R</td>
<td>Externally Set</td>
</tr>
<tr>
<td>BM</td>
<td>16</td>
<td>Burst order. 0: Sequential 1: SubBlock</td>
<td>R</td>
<td>Externally Set</td>
</tr>
<tr>
<td>BE</td>
<td>15</td>
<td>Indicates the endian mode in which the processor is running: 0: Little endian 1: Big endian</td>
<td>R</td>
<td>Externally Set</td>
</tr>
</tbody>
</table>
5.2 CP0 Registers

A T 14:13 Architecture type implemented by the processor. This field is always 00 to indicate MIPS32.

AR 12:10 Architecture revision level. This field is always 000 to indicate revision 1.
- 0: Revision 1
- 1-7: Reserved

MT 9:7 MMU Type:
- 1: Standard TLB (4Kc core)
- 3: Fixed Mapping (4Kp, 4Km cores)
- 0, 2, 4-7: Reserved

0 6:3 Must be written as zero; returns zero on read.

K0 2:0 Kseg0 coherency algorithm. Refer to Table 5-21 for the field encoding.

Table 5-21 Cache Coherency Attributes

<table>
<thead>
<tr>
<th>C(2:0) Value</th>
<th>Cache Coherency Attribute</th>
</tr>
</thead>
<tbody>
<tr>
<td>0, 1, 3*, 4, 5, 6</td>
<td>Cacheable, noncoherent, write-through, no write allocate</td>
</tr>
<tr>
<td>2*, 7</td>
<td>Uncached</td>
</tr>
</tbody>
</table>

Note: * These two values are required by the MIPS32 architecture. In the 4K processor cores, all other values are not used. For example, values 0, 1, 4, 5 and 6 are not used and are mapped to 3. The value 7 is not used and is mapped to 2. Note that these values do have meaning in other MIPS Technologies processor implementations. Refer to the MIPS32 specification for more information.
5.2.16 Config1 Register (CP0 Register 16, Select 1)

The Config1 register is an adjunct to the Config register and encodes additional capabilities information. All fields in the Config1 register are read-only.

The instruction and data cache configuration parameters include encodings for the number of sets per way, the line size, and the associativity. The total cache size for a cache is therefore:

\[
\text{Associativity} \times \text{Line Size} \times \text{Sets Per Way}
\]

If the line size is zero, there is no cache implemented.

<table>
<thead>
<tr>
<th>Config1 Register Format — Select 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 30 25 24 22 21 19 18 16 15 13 12 10 9 7 6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Table 5-22 Config1 Register Field Descriptions — Select 1</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Fields</strong></td>
</tr>
<tr>
<td><strong>Name</strong></td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>MMU Size</td>
</tr>
<tr>
<td>IS</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>IL</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>IA</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td>DS</td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
<tr>
<td></td>
</tr>
</tbody>
</table>
### Table 5-22 Config1 Register Field Descriptions — Select 1 (Continued)

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DL 12:10</td>
<td>This field contains the data cache line size. If a data cache is present, it must contain a line size of 16 bytes. 0x0: No Dcache present 0x3: 16 bytes 0x1, 0x2, 0x4 - 0x7: Reserved</td>
</tr>
<tr>
<td>DA 9:7</td>
<td>This field contains the type of set associativity for the data cache: 0x0: Direct mapped 0x1: 2-way 0x2: 3-way 0x3: 4-way 0x4 - 0x7: Reserved</td>
</tr>
<tr>
<td>0 6:5</td>
<td>Must be written as zero; returns zero on read.</td>
</tr>
<tr>
<td>PC 4</td>
<td>Performance Counter registers implemented. Always a 0 since the cores do not implement any.</td>
</tr>
<tr>
<td>WR 3</td>
<td>Watch registers implemented. This bit is always read as 1 since the cores each contain one pair of Watch registers.</td>
</tr>
<tr>
<td>CA 2</td>
<td>Code compression (MIPS16™) implemented. This bit is always read as 0 because MIPS16 is not supported.</td>
</tr>
<tr>
<td>EP 1</td>
<td>EJTAG present: This bit is always set to indicate that the core implements EJTAG.</td>
</tr>
<tr>
<td>FP 0</td>
<td>FPU implemented. This bit is always zero since the core does not contain a floating point unit.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>DL</td>
<td>12:10</td>
<td>R</td>
<td>Preset</td>
</tr>
<tr>
<td>DA</td>
<td>9:7</td>
<td>R</td>
<td>Preset</td>
</tr>
<tr>
<td>0</td>
<td>6:5</td>
<td></td>
<td>0 0</td>
</tr>
<tr>
<td>PC</td>
<td>4</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>WR</td>
<td>3</td>
<td>R</td>
<td>1</td>
</tr>
<tr>
<td>CA</td>
<td>2</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>EP</td>
<td>1</td>
<td>R</td>
<td>1</td>
</tr>
<tr>
<td>FP</td>
<td>0</td>
<td>R</td>
<td>0</td>
</tr>
</tbody>
</table>
5.2.17 Load Linked Address (CP0 Register 17, Select 0)

The \textit{LLAddr} register contains the physical address read by the most recent Load Linked (LL) instruction. This register is for diagnostic purposes only, and serves no function during normal operation.

\textbf{LLAddr Register Format}

\begin{center}
\begin{tabular}{cccc}
\hline
31 & 28 & 27 & 0 \\
\hline
0 & \multicolumn{3}{c}{\text{PAddr}[31:4]} \\
\hline
\end{tabular}
\end{center}

\noindent Table 5-23 \textit{LLAddr} Register Field Descriptions

\begin{center}
\begin{tabular}{|c|c|c|c|c|}
\hline
Fields & Description & Read/Write & Reset State \\
\hline
Name & Bit(s) & & & \\
\hline
0 & 31:28 & Must be written as zero; returns zero on read. & 0 & 0 \\
PAddr[31:4] & 27:0 & This field encodes the physical address read by the most recent Load Linked instruction. & R & Undefined \\
\hline
\end{tabular}
\end{center}
5.2.18 WatchLo Register (CP0 Register 18)

The WatchLo and WatchHi registers together provide the interface to a watchpoint debug facility that initiates a watch exception if an instruction or data access matches the address specified in the registers. As such, they duplicate some functions of the EJTAG debug solution. Watch exceptions are taken only if the EXL and ERL bits are zero in the Status register. If either bit is a one, the WP bit is set in the Cause register, and the watch exception is deferred until both the EXL and ERL bits are zero.

The WatchLo register specifies the base virtual address and the type of reference (instruction fetch, load, store) to match.

**WatchLo Register Format**

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VAddr</td>
<td>This field specifies the virtual address to match. Note that this is a doubleword address, since bits [2:0] are used to control the type of match.</td>
</tr>
<tr>
<td>I</td>
<td>If this bit is set, watch exceptions are enabled for instruction fetches that match the address.</td>
</tr>
<tr>
<td>R</td>
<td>If this bit is set, watch exceptions are enabled for loads that match the address.</td>
</tr>
<tr>
<td>W</td>
<td>If this bit is set, watch exceptions are enabled for stores that match the address.</td>
</tr>
</tbody>
</table>

**Table 5-24 WatchLo Register Field Descriptions**

<table>
<thead>
<tr>
<th>Name</th>
<th>Bits</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VAddr</td>
<td>31:3</td>
<td>This field specifies the virtual address to match. Note that this is a doubleword address, since bits [2:0] are used to control the type of match.</td>
</tr>
<tr>
<td>I</td>
<td>2</td>
<td>If this bit is set, watch exceptions are enabled for instruction fetches that match the address.</td>
</tr>
<tr>
<td>R</td>
<td>1</td>
<td>If this bit is set, watch exceptions are enabled for loads that match the address.</td>
</tr>
<tr>
<td>W</td>
<td>0</td>
<td>If this bit is set, watch exceptions are enabled for stores that match the address.</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>R/W</td>
<td>0 for Cold Reset only.</td>
</tr>
<tr>
<td>R/W</td>
<td>0 for Cold Reset only.</td>
</tr>
<tr>
<td>R/W</td>
<td>0 for Cold Reset only.</td>
</tr>
</tbody>
</table>
5.2.19 *WatchHi* Register (CP0 Register 19)

The *WatchLo* and *WatchHi* registers together provide the interface to a watchpoint debug facility that initiates a watch exception if an instruction or data access matches the address specified in the registers. As such, they duplicate some functions of the EJTAG debug solution. Watch exceptions are taken only if the EXL and ERL bits are zero in the *Status* register. If either bit is a one, the WP bit is set in the *Cause* register, and the watch exception is deferred until both the EXL and ERL bits are zero.

The *WatchHi* register contains information that qualifies the virtual address specified in the *WatchLo* register: an ASID, a Global (G) bit, and an optional address mask. If the G bit is 1, any virtual address reference that matches the specified address will cause a watch exception. If the G bit is a 0, only those virtual address references for which the ASID value in the *WatchHi* register matches the ASID value in the *EntryHi* register cause a watch exception. The optional mask field provides address masking to qualify the address specified in *WatchLo*.

### *WatchHi* Register Format

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-30</td>
<td>G</td>
</tr>
<tr>
<td>29-24</td>
<td>ASID</td>
</tr>
<tr>
<td>15-12</td>
<td>Mask</td>
</tr>
<tr>
<td>11-0</td>
<td></td>
</tr>
</tbody>
</table>

### Table 5-25 *WatchHi* Register Field Descriptions

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>31</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0</td>
</tr>
<tr>
<td>G</td>
<td>30</td>
<td>If this bit is one, any address that matches that specified in the <em>WatchLo</em> register causes a watch exception. If this bit is zero, the ASID field of the <em>WatchHi</em> register must match the ASID field of the <em>EntryHi</em> register to cause a watch exception.</td>
<td>R/W</td>
</tr>
<tr>
<td>0</td>
<td>29:24</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0</td>
</tr>
<tr>
<td>ASID</td>
<td>23:16</td>
<td>ASID value which is required to match that in the <em>EntryHi</em> register if the G bit is zero in the <em>WatchHi</em> register.</td>
<td>R/W</td>
</tr>
<tr>
<td>0</td>
<td>15:12</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0</td>
</tr>
<tr>
<td>Mask</td>
<td>11:3</td>
<td>Bit mask that qualifies the address in the <em>WatchLo</em> register. Any bit in this field that is a set inhibits the corresponding address bit from participating in the address match.</td>
<td>R/W</td>
</tr>
<tr>
<td>0</td>
<td>2:0</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0</td>
</tr>
</tbody>
</table>
5.2.20 **Debug Register (CP0 Register 23)**

The *Debug* register is used to control the debug exception and provide information about the cause of the debug exception and when re-entering at the debug exception vector due to a normal exception in debug mode. The read only information bits are updated every time the debug exception is taken or when a normal exception is taken when already in debug mode.

Only the DM bit and the EJTAGver field are valid when read from non-debug mode; the value of all other bits and fields is UNPREDICTABLE. Operation of the processor is UNDEFINED if the *Debug* register is written from non-debug mode.

Some of the bits and fields are only updated on debug exceptions and/or exceptions in debug mode, as shown below:

- **DSS, DBp, DDBL, DDBS, DIB, DINT** are updated on both debug exceptions and on exceptions in debug modes
- **DExcCode** is updated on exceptions in debug mode, and is undefined after a debug exception
- **Halt and Doze** are updated on a debug exception, and is undefined after an exception in debug mode
- **DBD** is updated on both debug and on exceptions in debug modes

All bits and fields are undefined when read from normal mode, except those explicitly described to be defined, e.g. EJTAGver and DM.

### Debug Register Format

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>DBD 31</td>
<td>Indicates whether the last debug exception or exception in debug mode, occurred in a branch delay slot: 0: Not in delay slot 1: In delay slot</td>
<td>R</td>
<td>Undefined</td>
</tr>
<tr>
<td>DM 30</td>
<td>Indicates that the processor is operating in debug mode: 0: Processor is operating in non-debug mode 1: Processor is operating in debug mode</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>R 29</td>
<td>Reserved. Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>LSNM 28</td>
<td>Controls access of load/store between dseg and remain memory: 0: Load/stores in dseg address range goes to dseg, 1: Load/stores in dseg address range goes to remain memory.</td>
<td>R/W</td>
<td>0</td>
</tr>
</tbody>
</table>

### Table 5-26 Debug Register Field Descriptions
<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Doze 27</td>
<td>Indicates that the processor was in any kind of low power mode when a debug exception occurred: 0: Processor not in low power mode when debug exception occurred 1: Processor in low power mode when debug exception occurred</td>
<td>R</td>
<td>Undefined</td>
</tr>
<tr>
<td>Halt 26</td>
<td>Indicates that the internal system bus clock was stopped when the debug exception occurred: 0: Internal system bus clock stopped 1: Internal system bus clock running</td>
<td>R</td>
<td>Undefined</td>
</tr>
<tr>
<td>CountDM 25</td>
<td>Indicates the Count register behavior in debug mode. Encoding of the bit is: 0: Count register stopped in debug mode 1: Count register increments in debug mode</td>
<td>R/W</td>
<td>1</td>
</tr>
<tr>
<td>IBusEP 24</td>
<td>Instruction fetch Bus Error exception Pending. Set when an instruction fetch bus error event occurs or if a 1 is written to the bit by software. Cleared when a Bus Error exception on instruction fetch is taken by the processor, and by reset. If IBusEP is set when IEXI is cleared, a Bus Error exception on instruction fetch is taken by the processor, and IBusEP is cleared.</td>
<td>R/W1</td>
<td>0</td>
</tr>
<tr>
<td>R 23:22</td>
<td>Reserved. Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>DBusEP 21</td>
<td>Data access Bus Error exception Pending. Covers imprecise bus errors on data access, similar to behavior of IBusEP for imprecise bus errors on an instruction fetch.</td>
<td>R/W1</td>
<td>0</td>
</tr>
<tr>
<td>IEXI 20</td>
<td>Imprecise Error eXception Inhibit controls exceptions taken due to imprecise error indications. Set when the processor takes a debug exception or exception in debug mode. Cleared by execution of the DERET instruction. Otherwise modifiable by debug mode software. When IEXI is set then the imprecise error exceptions from bus error on instruction fetch or data access, cache error or machine check are inhibited and deferred until the bit is cleared.</td>
<td>R/W</td>
<td>0</td>
</tr>
<tr>
<td>R 19:18</td>
<td>Reserved. Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>Ver 17:15</td>
<td>EJTAG version</td>
<td>R</td>
<td>1</td>
</tr>
<tr>
<td>DExcCode 14:10</td>
<td>Indicates the cause of the latest exception in debug mode. The field is encoded as the ExcCode field in the Cause register for those normal exceptions that may occur in debug mode. Value is undefined after a debug exception.</td>
<td>R</td>
<td>Undefined</td>
</tr>
<tr>
<td>R 9</td>
<td>Reserved. Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>SSb 8</td>
<td>Controls if debug single step exception is enabled: 0: No debug single step exception enabled 1: Debug single step exception enabled</td>
<td>R/W</td>
<td>0</td>
</tr>
<tr>
<td>R 7:6</td>
<td>Reserved. Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>Fields</td>
<td>Bit(s)</td>
<td>Description</td>
<td>Read/Write</td>
</tr>
<tr>
<td>--------</td>
<td>--------</td>
<td>-------------</td>
<td>------------</td>
</tr>
<tr>
<td>DINT</td>
<td>5</td>
<td>Indicates that a debug interrupt exception occurred. Cleared on exception in debug mode. 0: No debug interrupt exception 1: Debug interrupt exception</td>
<td>R/W Undefined</td>
</tr>
<tr>
<td>DIB</td>
<td>4</td>
<td>Indicates that a debug instruction break exception occurred. Cleared on exception in debug mode. 0: No debug instruction exception 1: Debug instruction exception</td>
<td>R Undefined</td>
</tr>
<tr>
<td>DDBS</td>
<td>3</td>
<td>Indicates that a debug data break exception occurred on a store. Cleared on exception in debug mode. 0: No debug data exception on a store 1: Debug instruction exception on a store</td>
<td>R Undefined</td>
</tr>
<tr>
<td>DDBL</td>
<td>2</td>
<td>Indicates that a debug data break exception occurred on a load. Cleared on exception in debug mode. 0: No debug data exception on a load 1: Debug instruction exception on a load</td>
<td>R Undefined</td>
</tr>
<tr>
<td>DBp</td>
<td>1</td>
<td>Indicates that a debug software breakpoint exception occurred. Cleared on exception in debug mode. 0: No debug software breakpoint exception 1: Debug software breakpoint exception</td>
<td>R Undefined</td>
</tr>
<tr>
<td>DSS</td>
<td>0</td>
<td>Indicates that a debug single step exception occurred. Cleared on exception in debug mode. 0: No debug single step exception 1: Debug single step exception</td>
<td>R Undefined</td>
</tr>
</tbody>
</table>
5.2.21 Debug Exception Program Counter Register (CP0 Register 24)

The Debug Exception Program Counter (DEPC) register is a read/write register that contains the address at which processing resumes after a debug exception or debug mode exception has been serviced.

For synchronous (precise) debug and debug mode exceptions, the DEPC contains either:
- The virtual address of the instruction that was the direct cause of the debug exception, or
- The virtual address of the immediately preceding branch or jump instruction, when the debug exception causing instruction is in a branch delay slot, and the Debug Branch Delay (BDB) bit in the Debug register is set.

For asynchronous debug exceptions (debug interrupt), the DEPC contains the virtual address of the instruction where execution should resume after the debug handler code is executed.

### DEPC Register Format

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>The DEPC register is updated with the virtual address of the instruction that caused the debug exception. If the instruction is in the branch delay slot, the virtual address of the immediately preceding branch or jump instruction is placed in this register. Execution of the DERET instruction causes a jump to the address in the DEPC.</td>
</tr>
</tbody>
</table>
5.2.22 TagLo Register (CP0 Register 28, Select 0)

The TagLo register acts as the interface to the cache tag array. The Index Store Tag and Index Load Tag operations of the CACHE instruction use the TagLo register as the source of tag information, respectively. Note that the 4K cores do not implement the TagHi register.

TagLo Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>10</th>
<th>9</th>
<th>8</th>
<th>7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PA</td>
<td>R</td>
<td>Valid</td>
<td>R</td>
<td>L</td>
<td>LRF</td>
<td>R</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 5-28 TagLo Register Field Descriptions

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>PA</td>
<td>31:10</td>
<td>This field contains the physical address of the cache line being stored.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>R</td>
<td>9:8</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Valid</td>
<td>7:4</td>
<td>This field indicates whether the corresponding word in the cache line is valid in the cache.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>R</td>
<td>3</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>L</td>
<td>2</td>
<td>Specifies the lock bit for the cache tag. When this bit is set, the corresponding cache line should not be replaced by the cache replacement algorithm.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>LRF</td>
<td>1</td>
<td>LRF. One bit of the LRF bits for the set this cache line is a part of. This bit is inverted every time a new cache line is filled in the cache entry.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>R</td>
<td>0</td>
<td>Must be written as zero; returns zero on read.</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
5.2.23 DataLo Register (CP0 Register 28, Select 1)

The DataLo register is a read-only register that acts as the interface to the cache data array and are intended for diagnostic operations only. The Index Load Tag operation of the CACHE instruction reads the corresponding data values into the DataLo register. Note that the 4K cores do not implement the DataHi register.

### DataLo Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA 31:0</td>
<td>Low-order data read from the cache data array.</td>
<td>R</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
5.2.24 \textit{ErrorEPC} (CP0 Register 30, Select 0)

The \textit{ErrorEPC} register is a read-write register, similar to the \textit{EPC} register, except that \textit{ErrorEPC} is used on error exceptions. All bits of the \textit{ErrorEPC} register are significant and must be writable. It is also used to store the program counter on Reset, Soft Reset, and nonmaskable interrupt (NMI) exceptions.

The \textit{ErrorEPC} register contains the virtual address at which instruction processing can resume after servicing an error. This address can be:

- The virtual address of the instruction that caused the exception
- The virtual address of the immediately preceding branch or jump instruction when the error causing instruction is in a branch delay slot

Unlike the \textit{EPC} register, there is no corresponding branch delay slot indication for the \textit{ErrorEPC} register.

\begin{center}
\textbf{ErrorEPC Register Format}
\end{center}

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ErrorEPC</td>
<td></td>
</tr>
</tbody>
</table>

\begin{center}
\textbf{Table 5-30 ErrorEPC Register Field Description}
\end{center}

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ErrorEPC</td>
<td>31:0</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
5.2.25 DeSave Register (CP0 Register 31)

The Debug Exception Save (DeSave) register is a read/write register that functions as a simple memory location. This register is used by the debug exception handler to save one of the GPRs that is then used to save the rest of the context to a pre-determined memory area (such as in the EJTAG Probe). This register allows the safe debugging of exception handlers and other types of code where the existence of a valid stack for context saving cannot be assumed.

DeSave Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DESAVE</td>
</tr>
</tbody>
</table>

Table 5-31 DeSave Register Field Description

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>DESAVE</td>
<td>31:0</td>
<td>Debug exception save contents.</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
The MIPS32 4K™ processor cores have only a minimal amount of hardware initialization and rely on software to fully initialize the device.

This chapter contains the following sections:

• Section 6.1, "Hardware Initialized Processor State"
• Section 6.2, "Software Initialized Processor State"

6.1 Hardware Initialized Processor State

The 4K processor cores, like most MIPS processors, are not fully initialized by reset. Only a minimal subset of the processor state is cleared. This is enough to bring the core up while running in unmapped and uncached code space. All other processor states can then be initialized by software. SI_ColdReset is asserted after power-up to bring the device into a known state. Soft reset can be forced by asserting the SI_Reset pin. This can be used when the device is already up and running and does not need as much initialization.

6.1.1 Coprocessor Zero State

Much of the hardware initialization occurs in Coprocessor Zero.

• Random (4Kc core only)- Set to maximum value on Reset
• Wired (4Kc core only)- Set to 0 on Reset
• StatusBEV - set to 1 on Reset/SoftReset
• StatusTS - cleared to 0 on Reset/SoftReset
• StatusSR - cleared to 0 on Reset, set to 1 on SoftReset
• StatusNMI - cleared to 0 on Reset/SoftReset
• StatusERL - set to 1 on Reset/SoftReset
• StatusRP - cleared to 0 on Reset
• WatchLoI,R,W - cleared to 0 on Reset
• Config fields related to static inputs - set to input value by Reset
• ConfigK0 - set to 010 (uncached) on Reset
• ConfigKU - set to 010 (uncached) on Reset (4Km™ and 4Kp™ cores only)
• ConfigK23 - set to 010 (uncached) on Reset (4Km and 4Kp cores only)
• DebugDM - cleared to 0 on Reset/SoftReset (unless EJTAGBOOT option is used to boot into DebugMode, see Chapter 9, “EJTAG Debug Support.” for details)
• DebugLSNM - cleared to 0 on Reset/SoftReset
• DebugIBusEP - cleared to 0 on Reset/SoftReset
• DebugDBusEP - cleared to 0 on Reset/SoftReset
6.1.2 TLB Initialization (4Kc core only)

Each 4Kc TLB entry has a “hidden” state bit which is set by Reset/SoftReset and is cleared when the TLB entry is written. This bit disables matches and prevents “TLB Shutdown” conditions from being generated by the power-up values in the TLB array (when two or more TLB entries match on a single address). This bit is not visible to software.

6.1.3 Bus State Machines

All pending bus transactions are aborted and the state machines in the bus interface unit are reset when a Reset or SoftReset exception is taken.

6.1.4 Static Configuration Inputs

All static configuration inputs (defining the bus mode and cache size for example) should only be changed during Reset.

6.1.5 Fetch Address

Upon Reset/SoftReset, unless the EJTAGBOOT option is used, the fetch is directed to VA 0xBFC00000 (PA 0x1FC00000). This address is in KSeg1, which is unmapped and uncached, so that the TLB and caches do not require hardware unification.

6.2 Software Initialized Processor State

Software is required to initialize the following parts of the device.

6.2.1 Register File

The register file powers up in an unknown state with the exception of r0 which is always 0. Initializing the rest of the register file is not required for proper operation. Good code will generally not read a register before writing to it, but the boot code can initialize the register file for added safety.

6.2.2 TLB (4Kc Core Only)

Because of the hidden bit indicating initialization, the 4Kc core does not require TLB initialization upon ColdReset. This is an implementation specific feature of the 4Kc core and cannot be relied upon if writing generic code for MIPS32/64 processors. When initializing the TLB, care must be taken to avoid creating a “TLB Shutdown” condition where two TLB entries could match on a single address. Unique virtual addresses should be written to each TLB entry to avoid this.

6.2.3 Caches

The cache tag and data arrays power up to an unknown state and are not affected by reset. Every tag in the cache arrays should be initialized to an invalid state using the CACHE instruction (typically the Index Invalidate function). This can be a long process, especially since the instruction cache initialization needs to be run in an uncached address region.
6.2.4 Coprocessor Zero state

Miscellaneous Cop0 state needs to be initialized prior to leaving the boot code. There are various exceptions which are blocked by ERL=1 or EXL=1 and which are not cleared by Reset. These can be cleared to avoid taking spurious exceptions when leaving the boot code.

• **Cause:** WP (Watch Pending), SW0/1 (Software Interrupts) should be cleared.
• **Config:** K0 should be set to the desired Cache Coherency Algorithm (CCA) prior to accessing KSeg0.
• **Config:** (4Km and 4Kp cores only) KU and K23 should be set to the desired CCA for USeg/KUSeg and KSeg2/3 respectively prior to accessing those regions.
• **Count:** Should be set to a known value if Timer Interrupts are used.
• **Compare:** Should be set to a known value if Timer Interrupts are used. The write to compare will also clear any pending Timer Interrupts (Thus, Count should be set before Compare to avoid any unexpected interrupts).
• **Status:** Desired state of the device should be set.
• Other Cop0 state: Other registers should be written before they are read. Some registers are not explicitly writeable, and are only updated as a by-product of instruction execution or a taken exception. Uninitialized bits should be masked off after reading these registers.
Chapter 7
Caches

This chapter describes the caches present in a MIPS32 4K™ processor core. It contains the following sections:

- Section 7.1, "Introduction"
- Section 7.2, "Cache Protocols"
- Section 7.3, "Instruction Cache"
- Section 7.4, "Data Cache"
- Section 7.5, "Memory Coherence Issues"

7.1 Introduction

A 4K processor core supports separate instruction and data caches which may be flexibly configured at build time for various sizes, organizations and set-associativities. The use of separate caches allows instruction and data references to proceed simultaneously. Both caches are virtually indexed and physically tagged, allowing cache access to occur in parallel with virtual-to-physical address translation.

The instruction and data caches are independently configured. For example, the data cache can be 2 KBytes in size and 2-way set associative, while the instruction cache can be 8 KBytes in size and 4-way set associative. Each cache is accessed in a single processor cycle.

Cache refills are performed using a 4-word fill buffer, which holds data returned from memory during a 4-beat burst transaction. The critical miss word is always returned first. The caches are blocking until the critical word is returned, but the pipeline may proceed while the other 3 beats of the burst are still active on the bus.

Table 7-1 lists the instruction and data cache attributes:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Instruction</th>
<th>Data</th>
</tr>
</thead>
<tbody>
<tr>
<td>Size</td>
<td>0 - 16 KBytes</td>
<td>0 - 16 KBytes</td>
</tr>
<tr>
<td>Number of Cache Sets</td>
<td>0, 64, 128 and 256</td>
<td>0, 64, 128 and 256</td>
</tr>
<tr>
<td>Lines Per Set (Associativity)</td>
<td>1 - 4 way set associative</td>
<td>1 - 4 way set associative</td>
</tr>
<tr>
<td>Line Size</td>
<td>16 Bytes</td>
<td>16 Bytes</td>
</tr>
<tr>
<td>Read Unit</td>
<td>32-bits</td>
<td>32-bits</td>
</tr>
<tr>
<td>Write Policy</td>
<td>N/A</td>
<td>write-through without write-allocate</td>
</tr>
<tr>
<td>Miss restart after transfer of</td>
<td>miss word</td>
<td>miss word</td>
</tr>
<tr>
<td>Cache Locking</td>
<td>per line</td>
<td>per line</td>
</tr>
</tbody>
</table>

Table 7-2 shows the cache size and organization options; note that the same total cache size may be achieved with several different set-associativities. Software can identify the instruction or data cache configuration on a 4K core by reading...
the appropriate bits of the Config register; see Section 5.2.16, "Config1 Register (CP0 Register 16, Select 1)" on page 94.

### Table 7-2 Instruction and Data Cache Sizes

<table>
<thead>
<tr>
<th>Cache Size (bytes)</th>
<th>Way Organization Options</th>
</tr>
</thead>
<tbody>
<tr>
<td>0K</td>
<td>No cache</td>
</tr>
<tr>
<td>1K</td>
<td>One 1K way</td>
</tr>
<tr>
<td>2K</td>
<td>One 2K way, Two 1K ways</td>
</tr>
<tr>
<td>3K</td>
<td>One 4K way</td>
</tr>
<tr>
<td>4K</td>
<td>Two 2K ways, Four 1K ways</td>
</tr>
<tr>
<td>6K</td>
<td>Three 2K ways</td>
</tr>
<tr>
<td>8K</td>
<td>Two 4K ways, Four 2K ways</td>
</tr>
<tr>
<td>12K</td>
<td>Three 4K ways</td>
</tr>
<tr>
<td>16K</td>
<td>Four 4K ways</td>
</tr>
</tbody>
</table>

### 7.2 Cache Protocols

#### 7.2.1 Cache Organization

The instruction and data caches each consist of two arrays: a tag array and a data array. The caches are virtually indexed, since a virtual address is used to select the appropriate line within both the tag and data arrays. The caches are physically tagged, as the tag array contains a physical, not virtual, address.

The tag and data arrays hold $n$ ways of information per line, corresponding to the $n$-way set associativity of the cache, where $n$ can be between 1 and 4 for a cache in a 4K core. Figure 7-1 shows the format of each line of the tag and data arrays for each way. A tag entry consists of the upper 22 bits of the physical address (bits [31:10]), 4 valid bits (one for each data word in the line), a lock bit and a LRF bit. A data entry contains the four 32-bit words in the line, for a total of 16 bytes. Not every word need be present in the data array, hence the per-word validity information stored with the tag. A word is the minimum valid quanta, so it is not possible to hold a partially valid subword. Once a valid word is resident in the cache, byte, half-word or tri-byte stores can update a portion of the word.

![Figure 7-1 Cache Array Formats](image)

**Figure 7-1 Cache Array Formats**
7.2.2 Cacheability Attributes

All the 4K cores support the following cacheability attributes:

- **Uncached**: Addresses in a memory area indicated as uncache are not read from the cache. Stores to such addresses are written directly to main memory, without changing cache contents.

- **Write-through**: Loads and instruction fetches first search the cache, reading main memory only if the desired data does not reside in the cache. On data store operations, the cache is first searched to see if the target address is cache resident. If it is resident, the cache contents are updated, and main memory is also written. If the cache lookup misses on a store, only main memory is written. Hence, the allocation policy on a cache miss is read-allocate only.

Some segments of memory employ a fixed caching policy; for example the kseg1 is always uncacheable. Other segments of memory allow the caching policy to be selected by software. Generally, the cache policy for these programmable regions is defined by a cacheability attribute field associated with that region of memory. See Chapter 3, “Memory Management,” on page 27 for further details.

7.2.3 Replacement Policy

The replacement policy refers to how a way is chosen to hold an incoming cache line on a miss which will result in a cache fill, when a cache is at least two-way set associative. In a direct mapped cache (one-way set associative), the replacement policy is irrelevant since there is only one way available. The replacement policy is least recently filled (LRF), first considering invalid ways and excluding any locked ways. On a cache miss, the valid, lock and LRF bits for each tag entry of the selected line may be used to determine the way which will be chosen. The number of tag entries which are looked at depends on the set associativity of the cache.

First the valid bits are inspected. If an invalid way is available, as determined by all 4 of the valid bits in a tag being zero, then that way will be selected. If more than one invalid way is available, then the first one found starting from way0 will be selected.

If all ways are valid, then any locked ways will be excluded from consideration for replacement. If all ways are locked, then no replacement can occur to that line. For the unlocked ways, the LRF bits from each tag are used to identify the way which has been filled least recently, and that way is selected for replacement. When the new tag is written during the line fill, its LRF bit is modified to indicate that way is no longer the least recently filled.

7.3 Instruction Cache

The instruction cache is an optional on-chip memory block of up to 16 KBytes. The virtually indexed, physically tagged cache allows the virtual-to-physical address translation to occur in parallel with the cache access rather than having to wait for the physical address translation.

All of the cores support instruction cache-locking. Cache locking allows critical code or data segments to be locked into the cache on a “per-line” basis, enabling the system programmer to maximize the efficiency of the system cache.

The cache locking function is always enabled on all instruction cache entries. Entries can then be marked as locked or unlocked on a per entry basis using the CACHE instruction.

7.4 Data Cache

The data cache is an optional on-chip memory block of up to 16 KBytes. The virtually indexed, physically tagged cache allows the virtual-to-physical address translation to occur in parallel with the cache access rather than having to wait for the physical address translation.
The core also supports a data cache locking mechanism identical to the instruction cache. Critical data segments to be locked into the cache on a “per-line” basis. The locked contents can be updated on a store hit, but cannot be selected for replacement on a miss.

The cache locking function is always enabled on all data cache entries. Entries can then be marked as locked or unlocked on a per entry basis using the CACHE instruction.

### 7.5 Memory Coherence Issues

A cache presents coherency issues within the memory hierarchy which must be considered in the system design. Since a cache holds a copy of memory data, it is possible for another memory master to modify a memory location, thus making other copies of that location stale if those copies are still in use. A detailed discussion of memory coherence is beyond the scope of this document, but following are a few related comments.

A 4K processor contains no direct hardware support for managing coherency with respect to its caches, so it must be handled via system design or software. The 4K caches are write-through, so all data writes will eventually be sent to memory. Due to write buffers, however, there could be a delay in how long it takes for the write to memory to actually occur. If another memory master updates cacheable memory which could also be in the 4K caches, then those locations may need to be flushed from the cache. The only way to accomplish this invalidation is by use of the CACHE instruction.

The SYNC instruction may also be useful to software enforcing memory coherence, as it flushes the 4K’s write buffers.
The MIPS32 4K™ processor cores offer a number of power management features, including low-power design, active power management and power-down modes of operation. The core is a static design that supports a WAIT instruction designed to signal the rest of the device that execution and clocking should be halted, reducing system power consumption during idle periods.

The core provides two mechanisms for system level low power support discussed in the following sections.

- Section 8.1, "Register Controlled Power Management"
- Section 8.2, "Instruction Controlled Power Management"

### 8.1 Register Controlled Power Management

The RP bit in the CP0 Status register is a standard software mechanism for placing the system into a low power state. The state of the RP bit is available externally via the SI_RP signal. Three additional pins, SI_EXL, SI_ERL, and EJ_DebugM support the power management function by allowing the user to change the power state if an exception or error occurs while the core is in a low power state.

Setting the RP bit of the CP0 Status register causes the core to assert the SI_RP signal. The external agent can then decide whether to reduce the clock frequency and place the core into power down mode.

If an interrupt is taken while the device is in power down mode, that interrupt may need to be serviced depending on the needs of the application. The interrupt causes an exception which in turn causes the EXL bit to be set. The setting of the EXL bit causes the assertion of the SI_EXL signal on the external bus, indicating to the external agent that an interrupt has occurred. At this time the external agent can choose to either speed up the clocks and service the interrupt or let it be serviced at the lower clock speed.

The setting of the ERL bit causes the assertion of the SI_ERL signal on the external bus, indicating to the external agent that an error has occurred. At this time the external agent can choose to either speed up the clocks and service the error or let it be serviced at the lower clock speed.

Similarly, the EJ_DebugM signal indicates that the processor is in debug mode. Debug mode is entered when the processor takes a debug exception. If fast handling of this is desired, the external agent can speed up the clocks.

The core provides four power down signals that are part of the system interface. Three of the pins change state as the corresponding bits in the CP0 Status register are set or cleared. The fourth pin indicates that the processor is in debug mode.

- The SI_RP signal represents the state of the RP bit (27) in the CP0 Status register.
- The SI_EXL signal represents the state of the EXL bit (1) in the CP0 Status register.
- The SI_ERL signal represents the state of the ERL bit (2) in the CP0 Status register.
- The EJ_DebugM signal indicates that the processor has entered debug mode.
8.2 Instruction Controlled Power Management

The second mechanism for invoking power down mode is through execution of the WAIT instruction. If the bus is idle at the time the WAIT instruction reaches the M stage of the pipeline the internal clocks are suspended and the pipeline is frozen. However, the internal timer and some of the input pins (\texttt{SI\_Int[5:0]}, \texttt{SI\_NMI}, \texttt{SI\_Reset}, \texttt{SI\_ColdReset}, and \texttt{EL\_DINT}) continue to run. If the bus is not idle at the time the WAIT instruction reaches the M stage, the pipeline stalls until the bus becomes idle, at which time the clocks are stopped. Once the CPU is in instruction controlled power management mode, any enabled interrupt, NMI, debug interrupt, or reset condition causes the CPU to exit this mode and resume normal operation. While the part is in this low-power mode, the \texttt{SI\_SLEEP} signal is asserted to indicate to external agents what the state of the chip is.
Chapter 9

EJTAG Debug Support

The EJTAG debug logic in the MIPS32 4K™ processor cores provide two optional modules, one for hardware breakpoints, and the other a Test Access Port (TAP) for a dedicated connection to a debug host.

This chapter contains the following sections.

- Section 9.1, "Debug Control Register"
- Section 9.2, "Hardware Breakpoints"
- Section 9.3, "Test Access Port (TAP)"
- Section 9.4, "EJTAG TAP Registers"
- Section 9.5, "Processor Accesses"
9.1 Debug Control Register

The Debug Control Register (DCR) register controls and provides information about debug issues, and is always provided with the CPU core. The register is memory mapped in drseg at offset 0x0.

The DataBrk and InstBrk bits indicates if hardware breakpoints are included in the implementation, and debug software is expected to read hardware breakpoint registers for additional information.

Hardware and software interrupts are maskable for non-debug mode with the INTE bit, which works in addition to the other mechanisms for interrupt masking and enabling. NMI is maskable in non-debug mode with the NMIE bit, and a pending NMI is indicated through the NMIP bit.

The SRE bit allows implementation dependent masking of none, some or all sources for soft reset. The soft reset masking may only be applied to a soft reset source, if that source can be efficiently masked in the system, thus resulting on no reset at all. If that is not possible, then that soft reset source should not be masked, since a “half” soft reset may cause the system to fail or hang. There is no automatic indication of whether the SRE is effective, but the user must consult system documentation.

The PE bit reflects the ProbEn bit from the EJTAG Control register (ECR), whereby the probe can indicate to the debug software running on the CPU if the probe expects to service dmseg accesses. The reset value in the table below takes effect on both hard and soft reset.

### Debug Control Register

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>18</th>
<th>17</th>
<th>16</th>
<th>15</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>ENM</td>
<td>Res</td>
<td>DB</td>
<td>IB</td>
<td>Res</td>
<td>INTE</td>
<td>NMIE</td>
<td>NMIP</td>
<td>SRE</td>
<td>PE</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Table 9-1 Debug Control Register Field Descriptions

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>reserved</td>
<td>R</td>
<td>0</td>
</tr>
</tbody>
</table>
| ENM    | Endianness in Kernel and Debug mode This bit indicates the endianness in Kernel and Debug mode.  
0: Little Endian  
1: Big Endian | R          | Preset     |
| Res    | reserved    | R          | 0           |
| DB     | Data Break Implemented This bit indicates if the Data Break feature is implemented.  
0: No Data Break feature implemented  
1: Data Break feature is implemented | R          | Preset     |
| IB     | Instruction Break Implemented This bit indicates if the Instruction Break feature is implemented.  
0: No Instruction Break feature implemented  
1: Instruction Break feature is implemented | R          | Preset     |
| Res    | reserved    | R          | 0           |
### Table 9-1 *Debug Control Register* Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>INTE 4</td>
<td>Interrupt Enable in Normal Mode. This bit provides the hardware and software interrupt enable for non-debug mode, in addition to other masking mechanisms: 0: Interrupt disabled. 1: Interrupts enabled (depending on other enabling mechanisms).</td>
<td>R/W</td>
<td>1</td>
</tr>
<tr>
<td>NMIE 3</td>
<td>Non-Maskable Interrupt Enable for non-debug mode 0: NMI disabled. 1: NMI enabled.</td>
<td>R/W</td>
<td>1</td>
</tr>
<tr>
<td>NMIP 2</td>
<td>NMI Pending Indication. 0: No NMI pending. 1: NMI pending.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>SRE 1</td>
<td>Soft Reset Enable This bit allows the system to mask soft resets. The core does not internally mask soft reset. Rather the state of this bit appears on the <em>EJ_SRstE</em> external output signal, allowing the system to mask soft resets if desired.</td>
<td>R/W</td>
<td>1</td>
</tr>
<tr>
<td>PE 0</td>
<td>Probe Enable This bit reflects the ProbEn bit in the EJTAG Control register. 0: No accesses to dmseg allowed. 1: EJTAG probe services accesses to dmseg</td>
<td>R</td>
<td>Same value as ProbEn in ECR (see Table 9-4)</td>
</tr>
</tbody>
</table>


Chapter 9 EJTAG Debug Support

9.2 Hardware Breakpoints

Hardware breakpoints provide for the comparison by hardware of executed instructions and data load/store transactions. It is possible to set instruction breakpoints on addresses even in ROM area, and set data breakpoints to cause a debug exception on a specific data transaction. Instruction and data hardware breakpoints are alike for many aspects, and are thus described in parallel in the following. The term hardware is not applied to breakpoint, unless required to distinguish it from software breakpoint.

There are two types of simple hardware breakpoints implemented in the 4K cores; Instruction breakpoints and Data breakpoints.

Each core can be configured with the following breakpoint options:

- No data or instruction breakpoints
- Two instruction and one data breakpoint
- Four instruction and two data breakpoints

9.2.1 Features of Instruction Breakpoint

Instruction breaks occur on instruction fetch operations and the break is set on virtual address on the bus between the CPU and the instruction cache. Instruction breaks can also be made on the ASID value used by the MMU. Finally, a mask can be applied to the virtual address to set breakpoints on a range of instructions.

Instruction breakpoints compare the virtual address of the executed instructions (PC) and the ASID, with the registers for each instruction breakpoint including masking of address and ASID. Overview is shown in Figure 9-1.

![Figure 9-1 Instruction Hardware Breakpoint Overview](image)

When an instruction breakpoint matches, a debug exception and/or a trigger is generated. An internal bit in the instruction breakpoint registers is set to indicate that the match occurred.

9.2.2 Features of Data Breakpoint

Data breakpoints occur on load/store transactions. Breakpoints are set on virtual address and ASID values, similar to the Instruction breakpoint. Data breakpoints can be set on a load, a store or both. Data breakpoints can also be set based on the value of the load/store operation. Finally, masks can be applied to both the virtual address and the load/store value.

Data breakpoints compare the transaction type (TYPE), which may be load or store, the virtual address of the transaction (ADDR), the ASID, accessed bytes (BYTELANE) and data value (DATA), with the registers for each data breakpoint including masking or qualification on the transaction properties. An overview is shown in Figure 9-2.
9.2 Hardware Breakpoints

When a data breakpoint matches, a debug exception and/or a trigger is generated, and an internal bit in the data breakpoint registers is set to indicate that the match occurred. The match is either precise whereby the debug exception or trigger occurs on the instruction that caused the breakpoint to match, or it is imprecise whereby the debug exception or trigger occurs later in the program flow.

9.2.3 Overview of Registers for Instruction Breakpoint

The register with implementation indication and status for instruction breakpoints in general is shown in Table 9-2.

Table 9-2 Overview of Status Register for Instruction Breakpoints

<table>
<thead>
<tr>
<th>Register Mnemonic</th>
<th>Register Name and Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>IBS</td>
<td>Instruction Breakpoint Status</td>
</tr>
</tbody>
</table>

The four instruction breakpoints are numbered 0 to 3 for registers and breakpoints, and the number is indicated by n. The registers for each breakpoint are shown in Table 9-3.

Table 9-3 Overview of Registers for each Instruction Breakpoint

<table>
<thead>
<tr>
<th>Register Mnemonic</th>
<th>Register Name and Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>IBAn</td>
<td>Instruction Breakpoint Address n</td>
</tr>
<tr>
<td>IBMn</td>
<td>Instruction Breakpoint Address Mask n</td>
</tr>
<tr>
<td>IBASIDn</td>
<td>Instruction Breakpoint ASID n</td>
</tr>
<tr>
<td>IBCn</td>
<td>Instruction Breakpoint Control n</td>
</tr>
</tbody>
</table>

9.2.4 Registers for Data Breakpoint Setup

The register with implementation indication and status for data breakpoints in general is shown in Table 9-4.

Table 9-4 Overview of Status Register for Data Breakpoints

<table>
<thead>
<tr>
<th>Register Mnemonic</th>
<th>Register Name and Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DBS</td>
<td>Data Breakpoint Status</td>
</tr>
</tbody>
</table>

The two data breakpoints are numbered 0 and 1 for registers and breakpoints, and the number is indicated by n. The registers for each breakpoint are shown in Table 9-5.
9.2.5 Conditions for Matching Breakpoints

A number of conditions must be fulfilled in order for a breakpoint to match on an executed instruction or a data transaction, and the conditions for matching instruction and data breakpoints are described below. The breakpoints only matches for instructions executed in non-debug mode, thus never on instructions executed in debug mode.

The match of an enabled breakpoint can either generate a debug exception or a trigger indication. The BE and/or TE bits in the $IBCn$ or $DBCn$ registers are used to enable the breakpoints.

Debug software should not configure breakpoints to compare on ASID value, unless a TLB is present in the implementation.

9.2.5.1 Conditions for Matching Instruction Breakpoint

When an instruction breakpoint is enabled, that breakpoint is evaluated for the address of every executed instruction in non-debug mode, including execution of instructions at an address causing an address error on instruction fetch. The breakpoint is not evaluated on instructions from speculative fetch or execution, nor for addresses which are unaligned with an executed instruction.

Match of the breakpoint depends on the virtual address of the executed instruction (PC) which can be masked at bit level, and match may also include optional compare of ASID value. The registers for each instruction breakpoint has the values and mask used in the compare, and the equation that determines the match is shown below in C-like notation.

$$
IB\_match =
\begin{cases}
\text{! IBCn ASIDuse} \lor \text{ ( ASID == IBASIDn ASID ) } & \text{&&}
\text{<all 1's> == ( IBMnIBM } \land \text{ ~ ( PC } \land \text{ IBAnIBA ) )}
\end{cases}
$$

The match indication for data breakpoints is always precise, i.e. indicated on the instruction causing the IB_match to be true.

9.2.5.2 Conditions for Matching Data Breakpoints

When a data breakpoint is enabled, that breakpoint is evaluated for every data transaction due to a load/store instruction executed in non-debug mode, including load/store for coprocessor, and transactions causing an address error on data access. The breakpoint is not evaluated due to PREF instruction or other transactions which are not part of explicit load/store transactions in the execution flow, nor for addresses which are not the explicit load/store source or destination address.

Match of the breakpoint depends on the transaction type (TYPE) as load or store, the address, and optionally the data value of a transaction. The registers for each data breakpoint has the values and mask used in the compare, and the equations that determines the match is shown below in C-like notation.
The overall match equation is the DB_match.

\[
DB\_match = \begin{cases} 
( ( \text{TYPE} == \text{load} ) \land \neg \text{DB}_{\text{NoLB}} ) & || \\
( ( \text{TYPE} == \text{store} ) \land \neg \text{DB}_{\text{NoSB}} ) & & \\
\text{DB\_addr\_match} & \land & \text{DB\_no\_value\_compare} & || & \text{DB\_value\_match} 
\end{cases}
\]

Match on the address part, DB\_addr\_match, depends on virtual address of the transaction (ADDR), the ASID value, and the accessed bytes (BYTELANE) where BYTELANE[0] is 1 only if the byte at bits [7:0] on the bus is accessed, and BYTELANE[1] is 1 only if byte at bits [15:8] is accessed, etc. The DB\_addr\_match is shown below.

\[
\begin{align*}
\text{DB\_addr\_match} & = \\
& ( \neg \text{DB}_{\text{Cn}} \text{ASIDuse} \land \text{ASID} = \text{DBASID}_{\text{Cn}} ) \land \land \land \\
& ( \text{<all 1's>} = ( \text{DBM}_{\text{Cn}} \land \neg ( \text{ADDR} \land \text{DB}_{\text{An}} \text{DBA} ) ) ) \land \land \land \\
& ( \text{<all 0's>} \land \text{BAI} \land \text{BYTELANE} ) 
\end{align*}
\]

The size of DB\_{Cn}BAI and BYTELANE is 4 bits.

Data value compare is included in the match condition for the data breakpoint depending on the bytes (BYTELANE as described above) accessed by the transaction, and the contents of breakpoint registers. The DB\_no\_value\_compare is shown below.

\[
\begin{align*}
\text{DB\_no\_value\_compare} & = \\
& ( \text{<all 1's>} = ( \text{DB}_{\text{Cn}} \text{BLM} \land \text{DB}_{\text{Cn}} \text{BAI} \land \neg \text{BYTELANE} ) ) 
\end{align*}
\]

The size of DB\_{Cn}BLM, DB\_{Cn}BAI and BYTELANE is 4 bits.

In case data value compare is required, DB\_no\_value\_compare is false, then the data value from the data bus (DATA) is compared and masked with the registers for the data breakpoint. The endianess is not considered in these match equations for value, as the compare uses the data bus value directly, thus debug software is responsible for setup of the breakpoint corresponding with endianess.

\[
\begin{align*}
\text{DB\_value\_match} & = \\
& ( ( \text{DATA}[7:0] = \text{DBV}_{\text{DBV}}[7:0] ) \land \land \land ! \text{BYTELANE}[0] \land \text{DB}_{\text{Cn}} \text{BLM}[0] \land \text{DB}_{\text{Cn}} \text{BAI}[0] ) \land \land \land \\
& ( ( \text{DATA}[15:8] = \text{DBV}_{\text{DBV}}[15:8] ) \land \land \land ! \text{BYTELANE}[1] \land \text{DB}_{\text{Cn}} \text{BLM}[1] \land \text{DB}_{\text{Cn}} \text{BAI}[1] ) \land \land \land \\
& ( ( \text{DATA}[23:16] = \text{DBV}_{\text{DBV}}[23:16] ) \land \land \land ! \text{BYTELANE}[2] \land \text{DB}_{\text{Cn}} \text{BLM}[2] \land \text{DB}_{\text{Cn}} \text{BAI}[2] ) \land \land \land \\
& ( ( \text{DATA}[31:24] = \text{DBV}_{\text{DBV}}[31:24] ) \land \land \land ! \text{BYTELANE}[3] \land \text{DB}_{\text{Cn}} \text{BLM}[3] \land \text{DB}_{\text{Cn}} \text{BAI}[3] ) \land \land \land 
\end{align*}
\]

The match for a data breakpoint is always precise, since the match expression is fully evaluated at the time the load/store instruction is executed. A true DB\_match can thereby be indicated on the very same instruction causing the DB\_match to be true.

\section*{9.2.6 Debug Exceptions from Breakpoints}

Instruction and data breakpoints may be setup to generate a debug exception when the match condition is true, as described below.

\subsection*{9.2.6.1 Debug Exception by Instruction Breakpoint}

If the breakpoint is enabled by BE in the IBC\_{Cn} register, then a debug instruction break exception occurs if the IB\_match equation is true. The corresponding BS[n] bit in the IBS register is set when the breakpoint generates the debug exception.

The debug instruction break exception is always precise, so the DEPC register and DBD bit in the Debug register points to the instruction that caused the IB\_match equation to be true.
Chapter 9 EJTAG Debug Support

The instruction receiving the debug exception does not update any registers due to the instruction, nor does any load or store by that instruction occur. Thus a debug exception from a data breakpoint can not occur for instructions receiving a debug instruction break exception.

The debug handler usually returns to the instruction causing the debug instruction break exception, whereby the instruction is executed. Debug software is responsible for disabling the breakpoint when returning to the instruction, otherwise the debug instruction break exception reoccurs.

9.2.6.2 Debug Exception by Data Breakpoint

If the breakpoint is enabled by BE in the DBCn register, then a debug exception occurs when the DB_match condition is true. The corresponding BS[n] bit in the DBS register is set when the breakpoint generates the debug exception.

A debug data break exception occurs when a data breakpoint indicates a match. In this case the DEPC register and DBD bit in the Debug register points to the instruction that caused the DB_match equation to be true.

The instruction causing the debug data break exception does not update any registers due to the instruction, and the following applies to the load or store transaction causing the debug exception:

- A store transaction is not allowed to complete the store to the memory system.
- A load transaction with no data value compare, i.e. where the DB_no_value_compare is true for the match, is not allowed to complete the load.
- A load transaction for a breakpoint with data value compare must occur from the memory system, since the value is required in order to evaluate the breakpoint.

The result of this is that the load or store instruction causing the debug data break exception appears as not executed, with the exception that a load from the memory system do occur for a breakpoint with data value compare, but the result of this load is discarded since the register file is not updated by the load.

If both data breakpoints without and with data value compare would match the same transaction and generate a debug exception, then the following rules apply with respect to updating the BS[n] bits.

- On both a load and store the BS[n] bits are required to be set for all matching breakpoints without data value compare.
- On a store then BS[n] bits are allowed but not required to be set for all matching breakpoints with data value compare, but either all or none of the BS[n] bits must be set for these breakpoints.
- On a load then no of the BS[n] bits are allowed to be set, since the load is not allowed to occur due to the debug exception from a breakpoint without data value compare, and a valid data value is therefore not returned.

Any BS[n] bit set prior to the match and debug exception are kept set, since BS[n] bits are only cleared by debug software.

The debug handler usually returns to the instruction causing the debug data break exception, whereby the instruction is re-executed. This re-execution may result in a repeated load from system memory, since the load may have occurred previously in order to evaluate the breakpoint as described above. I/O devices with side effects on load must be able to allow such reloads, or debug software should alternatively avoid setting data breakpoint with data value compare on such I/O devices. Debug software is responsible for disabling breakpoints when returning to the instruction, otherwise the debug data break exception will reoccur.

9.2.7 Breakpoint used as Triggerpoint

Both instruction and data hardware breakpoints may be setup by software so a matching breakpoint does not generate a debug exception, but only an indications through the BS[n] bit. The TE bit in the IBCn or DBCn register controls if a
instruction respectively data breakpoint is used as a so-called triggerpoint. The triggerpoints are, like breakpoints, only compared for instructions executed in non-debug mode.

The BS[n] bit in the IBS or DBS register is set when the respective IB_match or DB_match bit is true.
9.2.8 Instruction Breakpoint Registers

The registers for instruction breakpoints are described below. These registers have implementation information and are used for setup the instruction breakpoints. All registers are in drseg, and the addresses are shown in section Table 9-6.

<table>
<thead>
<tr>
<th>Offset in drseg</th>
<th>Register Mnemonic</th>
<th>Register Name and Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x1000</td>
<td>IBS</td>
<td>Instruction Breakpoint Status</td>
</tr>
<tr>
<td>0x1100 + n * 0x100</td>
<td>IBA_n</td>
<td>Instruction Breakpoint Address n</td>
</tr>
<tr>
<td>0x1108 + n * 0x100</td>
<td>IBM_n</td>
<td>Instruction Breakpoint Address Mask n</td>
</tr>
<tr>
<td>0x1110 + n * 0x100</td>
<td>IBASID_n</td>
<td>Instruction Breakpoint ASID n</td>
</tr>
<tr>
<td>0x1118 + n * 0x100</td>
<td>IBC_n</td>
<td>Instruction Breakpoint Control n</td>
</tr>
</tbody>
</table>

Note: n is breakpoint number in range 0 to 3 (or 0 to 1, depending on the implemented hardware)

An example of some of the registers; IBA0 is at offset 0x1100 and IBC2 is at offset 0x1318.
9.2.8.1 Instruction Breakpoint Status (IBS) Register

**Compliance Level:** Implemented only if any instruction breakpoints.

The Instruction Breakpoint Status (IBS) register holds implementation and status information about the instruction breakpoints.

The ASID applies to all the instruction breakpoints.

### IBS Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>24</th>
<th>23</th>
<th>4</th>
<th>3</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>ASID</td>
<td>Res</td>
<td>BCN</td>
<td>Res</td>
<td></td>
<td></td>
<td>BS</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 9-7 IBS Register Field Descriptions

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Res</td>
<td>31</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
</tr>
<tr>
<td>ASID</td>
<td>30</td>
<td>Indicates that ASID compare is supported in instruction breakpoints.</td>
<td>R</td>
</tr>
<tr>
<td>Res</td>
<td>29:28</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
</tr>
<tr>
<td>BCN</td>
<td>27:24</td>
<td>Number of instruction breakpoints implemented</td>
<td>R</td>
</tr>
<tr>
<td>Res</td>
<td>23:4</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
</tr>
<tr>
<td>BS</td>
<td>3:0</td>
<td>Break status for breakpoint n is at BS[n], with n as 0 to 3. The bit is set to 1 when the condition for the corresponding breakpoint has matched.</td>
<td>R/W</td>
</tr>
</tbody>
</table>

Note: [a] Based on actual hardware implemented.

Note: [b] In case of only 2 Instruction breakpoints bit 2 and 3 become reserved.
9.2.8.2 Instruction Breakpoint Address n \((IBAn)\) Register

**Compliance Level:** Implemented only for implemented instruction breakpoints.

The Instruction Breakpoint Address n \((IBAn)\) register has the address used in the condition for instruction breakpoint n.

### IBAn Register Format

| 31 | 0 | IBA |

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>IBA</td>
<td>Instruction breakpoint address for condition</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
### 9.2.8.3 Instruction Breakpoint Address Mask n (IBMn) Register

**Compliance Level:** Implemented only for implemented instruction breakpoints.

The Instruction Breakpoint Address Mask n (IBMn) register has the mask for address compare used in the condition for instruction breakpoint n.

<table>
<thead>
<tr>
<th>IBMn Register Format</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 0</td>
</tr>
<tr>
<td>IBM</td>
</tr>
</tbody>
</table>

**Table 9-9 IBMn Register Field Descriptions**

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>IBM</td>
<td>31:0</td>
<td>Instruction breakpoint address mask for condition: 0: Corresponding address bit not masked 1: Corresponding address bit masked</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
9.2.8.4 Instruction Breakpoint ASID n (IBASIDn) Register

Compliance Level: Implemented only for implemented instruction breakpoints.

The Instruction Breakpoint ASID n (IBASIDn) register has the ASID value used in the compare for instruction breakpoint n. The number of bits in the ASID field is 8, to match the ASID size in the TLB. This register is only valid for the 4Kc core.

<table>
<thead>
<tr>
<th>IBASIDn Register Format</th>
</tr>
</thead>
<tbody>
<tr>
<td>31 8 7 0</td>
</tr>
<tr>
<td>Res</td>
</tr>
</tbody>
</table>

### Table 9-10 IBASIDn Register Field Descriptions

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>31:8</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>ASID</td>
<td>7:0</td>
<td>Instruction breakpoint ASID value for compare:</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
9.2.8.5 Instruction Breakpoint Control n (IBCn) Register

**Compliance Level:** Implemented only for implemented instruction breakpoints.

The Instruction Breakpoint Control n (IBCn) register controls setup of instruction breakpoint n.

### IBCn Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>24</th>
<th>23</th>
<th>22</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>ASID</td>
<td>Res</td>
<td>TE</td>
<td>Res</td>
<td>BE</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 9-11 IBCn Register Field Descriptions

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bits</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Res</td>
<td>31:24</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
</tr>
<tr>
<td>ASID</td>
<td>23</td>
<td>Use ASID value in compare for instruction breakpoint n: 0: Don’t use ASID value in compare 1: Use ASID value in compare</td>
<td>4Kc core - R/W 4Km/4Kp cores - Undefined</td>
</tr>
<tr>
<td>Res</td>
<td>22:3</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
</tr>
<tr>
<td>TE</td>
<td>2</td>
<td>Use instruction breakpoint n as triggerpoint: 0: Don’t use it as triggerpoint 1: Use it as triggerpoint</td>
<td>R/W</td>
</tr>
<tr>
<td>Res</td>
<td>1</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
</tr>
<tr>
<td>BE</td>
<td>0</td>
<td>Use instruction breakpoint n as breakpoint: 0: Don’t use it as breakpoint 1: Use it as breakpoint</td>
<td>R/W</td>
</tr>
</tbody>
</table>


### 9.2.9 Data Breakpoint Registers

The registers for data breakpoints are described below. These registers have implementation information and are used for setup the data breakpoints. All registers are in drseg, and the addresses are shown in section Table 9-12.

#### Table 9-12 Addresses for Data Breakpoint Registers

<table>
<thead>
<tr>
<th>Offset in drseg</th>
<th>Register Mnemonic</th>
<th>Register Name and Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x2000</td>
<td>DBS</td>
<td>Data Breakpoint Status</td>
</tr>
<tr>
<td>0x2100 + 0x100 * n</td>
<td>DBAn</td>
<td>Data Breakpoint Address n</td>
</tr>
<tr>
<td>0x2108 + 0x100 * n</td>
<td>DBMn</td>
<td>Data Breakpoint Address Mask n</td>
</tr>
<tr>
<td>0x2110 + 0x100 * n</td>
<td>DBASIDn</td>
<td>Data Breakpoint ASID n</td>
</tr>
<tr>
<td>0x2118 + 0x100 * n</td>
<td>DBCn</td>
<td>Data Breakpoint Control n</td>
</tr>
<tr>
<td>0x2120 + 0x100 * n</td>
<td>DBVn</td>
<td>Data Breakpoint Value n</td>
</tr>
</tbody>
</table>

Note: n is breakpoint number as 0 or 1 (or just 0, depending on the implemented hardware)

An example of some of the registers; $DBM0$ is at offset 0x2108 and $DBV1$ is at offset 0x2220.
9.2.9.1 Data Breakpoint Status (DBS) Register

**Compliance Level:** Implemented only if any data breakpoints.

The Data Breakpoint Status (DBS) register holds implementation and status information about the data breakpoints.

The ASID applies to all the data breakpoints.

### DBS Register Format

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>24</th>
<th>23</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>ASID</td>
<td>Res</td>
<td>BCN</td>
<td>Res</td>
<td></td>
<td>BS</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>31</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>ASID</td>
<td>30</td>
<td>Indicates that ASID compare is supported in data breakpoints.</td>
<td>R</td>
<td>4Kc core - 1 4Km/4Kp cores - 0</td>
</tr>
<tr>
<td>Res</td>
<td>29:28</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>BCN</td>
<td>27:24</td>
<td>Number of data breakpoints implemented</td>
<td>R</td>
<td>2 or 1(^a)</td>
</tr>
<tr>
<td>Res</td>
<td>23:2</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>BS</td>
<td>1:0</td>
<td>Break status for breakpoint n is at BS[n], with n as 0 to 1(^b). The bit is set to 1 when the condition for the corresponding breakpoint has matched.</td>
<td>R/W0</td>
<td>Undefined</td>
</tr>
</tbody>
</table>

Note: [a] Based on actual hardware implemented.
Note: [b] In case of only 1 data breakpoint bit 1 become reserved.
9.2.9.2 Data Breakpoint Address n (DBAn) Register

Compliance Level: Implemented only for implemented data breakpoints.

The Data Breakpoint Address n (DBAn) register has the address used in the condition for data breakpoint n.

**DBAn Register Format**

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>DBA</td>
</tr>
</tbody>
</table>

**Table 9-14 DBAn Register Field Descriptions**

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DBA</td>
<td>31:0</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td></td>
<td>Data breakpoint address for condition</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
9.2.9.3 Data Breakpoint Address Mask n (DBMn) Register

**Compliance Level:** Implemented only for implemented data breakpoints.

The Data Breakpoint Address Mask n (DBMn) register has the mask for address compare used in the condition for data breakpoint n.

### DBMn Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DBM</td>
<td></td>
</tr>
</tbody>
</table>

### Table 9-15 DBMn Register Field Descriptions

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DBM</td>
<td>31:0</td>
<td>Data breakpoint address mask for condition:</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: Corresponding address bit not masked</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: Corresponding address bit masked</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
### 9.2.9.4 Data Breakpoint ASID $n$ ($DBASIDn$) Register

**Compliance Level:** Implemented only for implemented data breakpoints.

The Data Breakpoint ASID $n$ ($DBASIDn$) register has the ASID value used in the compare for data breakpoint $n$.

This register is only valid in the 4Kc core.

#### DBASIDn Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>8</th>
<th>7</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td></td>
<td></td>
<td>ASID</td>
</tr>
</tbody>
</table>

#### Table 9-16 DBASIDn Register Field Descriptions

<table>
<thead>
<tr>
<th>Fields</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>31:8</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>ASID</td>
<td>7:0</td>
<td>Data breakpoint ASID value for compare:</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
9.2.9.5 Data Breakpoint Control n (DBCn) Register

**Compliance Level:** Implemented only for implemented data breakpoints.

The Data Breakpoint Control n (DBCn) register controls setup of data breakpoint n.

### DBCn Register Format

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Re</td>
<td>ASID</td>
</tr>
<tr>
<td>Res</td>
<td>BAI</td>
</tr>
<tr>
<td>NoSB</td>
<td>NoLB</td>
</tr>
<tr>
<td>Res</td>
<td>BLM</td>
</tr>
<tr>
<td>Res</td>
<td>TE</td>
</tr>
<tr>
<td>Res</td>
<td>BE</td>
</tr>
</tbody>
</table>

### Table 9-17 DBCn Register Field Descriptions

<table>
<thead>
<tr>
<th>Field</th>
<th>Bits</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>31:24</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>ASID</td>
<td>23</td>
<td>Use ASID value in compare for data breakpoint n: 0: Don’t use ASID value in compare 1: Use ASID value in compare</td>
<td>4Kc core - R/W 4Km/4Kp cores - Undefined</td>
<td></td>
</tr>
<tr>
<td>Res</td>
<td>22:18</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>BAI</td>
<td>17:14</td>
<td>Byte access ignore controls ignore of access to specific byte. BAI[0] ignores access to byte at bits [7:0] of the data bus, BAI[1] ignores access to byte at bits [15:8], etc.: 0: Condition depends on access to corresponding byte 1: Access for corresponding byte is ignored</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>NoSB</td>
<td>13</td>
<td>Controls if condition for data breakpoint is never fulfilled on a store transaction: 0: Condition may be fulfilled on store transaction 1: Condition is never fulfilled on store transaction</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>NoLB</td>
<td>12</td>
<td>Controls if condition for data breakpoint is never fulfilled on a load transaction: 0: Condition may be fulfilled on load transaction 1: Condition is never fulfilled on load transaction</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>Res</td>
<td>11:8</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>BLM</td>
<td>7:4</td>
<td>Byte lane mask for value compare on data breakpoint. BLM[0] masks byte at bits [7:0] of the data bus, BLM[1] masks byte at bits [15:8], etc.: 0: Compare corresponding byte lane 1: Mask corresponding byte lane</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
<tr>
<td>Res</td>
<td>3</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>TE</td>
<td>2</td>
<td>Use data breakpoint n as triggerpoint: 0: Don’t use it as triggerpoint 1: Use it as triggerpoint</td>
<td>R/W</td>
<td>0</td>
</tr>
</tbody>
</table>
### Table 9-17 DBCn Register Field Descriptions (Continued)

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Res</td>
<td>Must be written as zero; returns zero on read.</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>BE</td>
<td>Use data breakpoint n as breakpoint:</td>
<td>R/W</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>0: Don’t use it as breakpoint</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1: Use it as breakpoint</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
9.2.9.6 Data Breakpoint Value n (DBVn) Register

Compliance Level: Implemented only for implemented data breakpoints.

The Data Breakpoint Value n (DBVn) register has the value used in the condition for data breakpoint n.

**DBVn Register Format**

<table>
<thead>
<tr>
<th>Bit(s)</th>
<th>Field</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:0</td>
<td>DBV</td>
</tr>
</tbody>
</table>

**Table 9-18 DBVn Register Field Descriptions**

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>DBV</td>
<td>31:0</td>
<td>Data breakpoint value for condition</td>
<td>R/W</td>
<td>Undefined</td>
</tr>
</tbody>
</table>
9.3 Test Access Port (TAP)

The following main features are supported by the TAP module:

- 5-pin industry standard JTAG Test Access Port (TCK, TMS, TDI, TDO, TRST_N) interface which are compatible with IEEE Std. 1149.1.
- Target chip and EJTAG feature identification available through the Test Access Port (TAP) controller.
- The processor can access external memory on the EJTAG Probe serially through the EJTAG pins. This is achieved through so-called Processor Access (PA), and is used to eliminate the use of the user’s system memory for debug routines.
- Support for both ROM based debugger and debugging both through TAP.

9.3.1 EJTAG Internal and External Interfaces

The external interface of the EJTAG Module consists of the 5 signals defined by the IEEE standard.

<table>
<thead>
<tr>
<th>Pin</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
</table>
| TCK | I    | Test Clock Input  
|     |      | Input clock used to shift data into or out of the Instruction or data registers. The TCK clock is independent of the processor clock, so the EJTAG probe can drive TCK independently of the processor clock frequency.  
|     |      | The core signal for this is called EJ_TCK |
| TMS | I    | Test Mode Select Input  
|     |      | The TMS input signal is decoded by the TAP controller to control test operation. TMS is sampled on the rising edge of TCK.  
|     |      | The core signal for this is called EJ_TMS |
| TDI | I    | Test Data Input  
|     |      | Serial input data (TDI) is shifted into the Instruction register or data registers on the rising edge of the TCK clock, depending on the TAP controller state.  
|     |      | The core signal for this is called EJ_TDI |
| TDO | O    | Test Data Output  
|     |      | Serial output data is shifted from the Instruction or data register to the TDO pin at the falling edge of the TCK clock. When no data is shifted out, the TDO is tri-stated.  
|     |      | The core signal for this is called EJ_TDO with output enable control by EJ_TDOzstate. |
9.3.2 Test Access Port Operation

The TAP controller is controlled by the Test Clock (TCK) and Test Mode Select (TMS) inputs. These two inputs determine whether an Instruction register scan or data register scan is performed. The TAP consists of a small controller, driven by the TCK input, which responds to the TMS input as shown in the state diagram in Figure 9-3. The TAP uses both clock edges of TCK. TMS and TDI are sampled on the rising edge of TCK, while TDO changes on the falling edge of TCK.

At power-up the TAP is forced into the Test-Logic-Reset either by low value on TRST_N. The TAP instruction register is thereby reset to IDCODE. No other parts of the EJTAG hardware are reset through the Test-Logic-Reset state.

When test access is required, a protocol is applied via the TMS and TCK inputs, causing the TAP to exit the Test-Logic-Reset state and move through the appropriate states. From the Run-Test/Idle state, an Instruction register scan or a data register scan can be issued to transition the TAP through the appropriate states shown in Figure 9-3.

The states of the data and instruction register scan blocks are mirror images of each other adding symmetry to the protocol sequences. The first action that occurs when either block is entered is a capture operation. For the data registers, the Capture-DR state is used to capture (or parallel load) the data into the selected serial data path. In the Instruction register, the Capture-IR state is used to capture status information into the Instruction register.

From the Capture states, the TAP transitions to either the Shift or Exit1 states. Normally the Shift state follows the Capture state so that test data or status information can be shifted out for inspection and new data shifted in. Following the Shift state, the TAP either returns to the Run-Test/Idle state via the Exit1 and Update states or enters the Pause state via Exit1. The reason for entering the Pause state is to temporarily suspend the shifting of data through either the Data or Instruction Register while a required operation, such as refilling a host memory buffer, is performed. From the Pause state shifting can resume by re-entering the Shift state via the Exit2 state or terminated by entering the Run-Test/Idle state via the Exit2 and Update states.

Upon entering the data or Instruction register scan blocks, shadow latches in the selected scan path are forced to hold their present state during the Capture and Shift operations. The data being shifted into the selected scan path is not output through the shadow latch until the TAP enters the Update-DR or Update-IR state. The Update state causes the shadow latches to update (or parallel load) with the new data that has been shifted into the selected scan path.

---

**Table 9-19 EJTAG Interface Pins (Continued)**

<table>
<thead>
<tr>
<th>Pin</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TRST_N</td>
<td>I</td>
<td>Test Reset Input (Optional pin)</td>
</tr>
</tbody>
</table>

The TRST_N pin is an active-low signal for asynchronous reset of the TAP controller and instruction in the TAP module, independent of the processor logic. The processor is not reset by the assertion of TRST_N.

The core signal for this is called EJ_TRST_N.

This signal is optional, but power-on reset must apply a low pulse on this signal at power-on and then leave it high, in case the signal is not available as a pin on the chip. If available on the chip, then it must be low on the board when the EJTAG debug features are unused by the probe.
9.3.2.1 Test-Logic-Reset State

In the Test-Logic-Reset state the boundary scan test logic is disabled. The test logic enters the Test-Logic-Reset state when the TMS input is held HIGH for at least five rising edges of TCK. The BYPASS instruction is forced into the instruction register output latches during this state. The controller remains in the Test-Logic-Reset state as long as TMS is HIGH.

9.3.2.2 Run-Test/Idle State

The controller enters the Run-Test/Idle state between scan operations. The controller remains in this state as long as TMS is held LOW. The instruction register and all test data registers retain their previous state. The instruction cannot change when the TAP controller is in this state.

When TMS is sampled HIGH at the rising edge of TCK, the controller transitions to the Select_DR state.

9.3.2.3 Select_DR_Scan State

This is a temporary controller state in which all test data registers selected by the current instruction retain their previous state. If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Capture_DR state. A HIGH on TMS causes the controller to transition to the Select_IR state. The instruction cannot change while the TAP controller is in this state.

9.3.2.4 Select_IR_Scan State

This is a temporary controller state in which all test data registers selected by the current instruction retain their previous state. If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Capture_IR state. A HIGH on TMS causes the controller to transition to the Test-Reset-Logic state. The instruction cannot change while the TAP controller is in this state.
9.3.2.5 Capture_DR State

In this state the boundary scan register captures value of the register addressed by the Instruction register, and the value is then shifted out in the Shift_DR. If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Shift_DR state. A HIGH on TMS causes the controller to transition to the Exit1_DR state. The instruction cannot change while the TAP controller is in this state.

9.3.2.6 Shift_DR State

In this state the test data register connected between TDI and TDO as a result of the current instruction shifts data one stage toward its serial output on the rising edge of TCK. If TMS is sampled LOW at the rising edge of TCK, the controller remains in the Shift_DR state. A HIGH on TMS causes the controller to transition to the Exit1_DR state. The instruction cannot change while the TAP controller is in this state.

9.3.2.7 Exit1_DR State

This is a temporary controller state in which all test data registers selected by the current instruction retain their previous state. If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Pause_DR state. A HIGH on TMS causes the controller to transition to the Update_DR state which terminates the scanning process. The instruction cannot change while the TAP controller is in this state.

9.3.2.8 Pause_DR State

The Pause_DR state allows the controller to temporarily halt the shifting of data through the test data register in the serial path between TDI and TDO. All test data registers selected by the current instruction retain their previous state. If TMS is sampled LOW at the rising edge of TCK, the controller remains in the Pause_DR state. A HIGH on TMS causes the controller to transition to the Exit2_DR state. The instruction cannot change while the TAP controller is in this state.

9.3.2.9 Exit2_DR State

This is a temporary controller state in which all test data registers selected by the current instruction retain their previous state. If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Shift_DR state to allow another serial shift of data. A HIGH on TMS causes the controller to transition to the Update_DR state which terminates the scanning process. The instruction cannot change while the TAP controller is in this state.

9.3.2.10 Update_DR State

When the TAP controller is in this state the value shifted in during the Shift_DR state takes effect at the rising edge of the TCK for the register indicated by the Instruction register.

If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Run-Test/Idle state. A HIGH on TMS causes the controller to transition to the Select_DR_Scan state. The instruction cannot change while the TAP controller is in this state and all shift register stages in the test data registers selected by the current instruction retain their previous state.

9.3.2.11 Capture_IR State

In this state the shift register contained in the Instruction register loads a fixed pattern (00001₂) on the rising edge of TCK. The data registers selected by the current instruction retain their previous state.

If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Shift_IR state. A HIGH on TMS causes the controller to transition to the Exit1_IR state. The instruction cannot change while the TAP controller is in this state.
9.3.2.12 Shift_IR State

In this state the instruction register is connected between TDI and TDO and shifts data one stage toward its serial output on the rising edge of TCK. If TMS is sampled LOW at the rising edge of TCK, the controller remains in the Shift_IR state. A HIGH on TMS causes the controller to transition to the Exit1_IR state.

9.3.2.13 Exit1_IR State

This is a temporary controller state in which all registers retain their previous state. If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Pause_IR state. A HIGH on TMS causes the controller to transition to the Update_IR state which terminates the scanning process. The instruction cannot change while the TAP controller is in this state and the instruction register retains its previous state.

9.3.2.14 Pause_IR State

The Pause_IR state allows the controller to temporarily halt the shifting of data through the instruction register in the serial path between TDI and TDO. If TMS is sampled LOW at the rising edge of TCK, the controller remains in the Pause_IR state. A HIGH on TMS causes the controller to transition to the Exit2_IR state. The instruction cannot change while the TAP controller is in this state.

9.3.2.15 Exit2_IR State

This is a temporary controller state in which the instruction register retains its previous state. If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Shift_IR state to allow another serial shift of data. A HIGH on TMS causes the controller to transition to the Update_IR state which terminates the scanning process. The instruction cannot change while the TAP controller is in this state.

9.3.2.16 Update_IR State

The instruction shifted into the instruction register takes effect on the rising edge of TCK.

If TMS is sampled LOW at the rising edge of TCK, the controller transitions to the Run-Test/Idle state. A HIGH on TMS causes the controller to transition to the Select_DR_Scan state.

9.3.3 Test Access Port (TAP) Instructions

The TAP Instruction register allows instructions to be serially input into the device when TAP controller is in the Shift_IR state. Instructions are decoded and define the serial test data register path that is used to shift data between TDI and TDO during data register scanning.

The Instruction register is a 5-bit register. In the current EJTAG implementation only some instructions have been decoded; the unused instructions are set default to the BYPASS instruction.

<table>
<thead>
<tr>
<th>Value</th>
<th>Instruction</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x01</td>
<td>IDCODE</td>
<td>Select Chip Identification data register</td>
</tr>
<tr>
<td>0x03</td>
<td>IMPCODE</td>
<td>Select Implementation Register</td>
</tr>
<tr>
<td>0x08</td>
<td>ADDRESS</td>
<td>Select Address register</td>
</tr>
<tr>
<td>0x09</td>
<td>DATA</td>
<td>Select Data register</td>
</tr>
</tbody>
</table>
9.3.3.1 BYPASS Instruction

The required BYPASS instruction allows the processor to remain in a functional mode and selects the Bypass register to be connected between TDI and TDO. The BYPASS instruction allows serial data to be transferred through the processor from TDI to TDO without affecting its operation. The bit code of this instruction is defined to be all ones by the IEEE 1149.1 standard. Any unused instruction is defaulted to the BYPASS instruction.

9.3.3.2 IDCODE Instruction

The IDCODE instruction allows the processor in its functional mode and selects the Device Identification (ID) register to be connected between TDI and TDO. The Device ID register is a 32-bit shift register containing information regarding the IC manufacturer, device type, and version code. Accessing the Identification Register does not interfere with the operation of the processor. Also, access to the Identification Register is immediately available, via a TAP data scan operation, after power-up when the TAP has been reset with on-chip power-on or through the optional TRST_N pin.

9.3.3.3 IMPCODE Instruction

This instruction selects the Implementation register for output, which is always 32 bit.

9.3.3.4 ADDRESS Instruction

This instruction is used to select the Address register to be connected between TDI and TDO. The EJTAG Probe shifts 32-bits through the TDI pin into the Address register and shifts out the captured address via the TDO pin.

9.3.3.5 DATA Instruction

This instruction is used to select the Data register to be connected between TDI and TDO. The EJTAG Probe shifts 32-bits of TDI data into the Data register and shifts out the captured data via the TDO pin.

9.3.3.6 CONTROL Instruction

This instruction is used to select the EJTAG Control register to be connected between TDI and TDO. The EJTAG Probe shifts 32- bits of TDI data into the EJTAG Control register and shifts out the EJTAG Control register bits via TDO.

9.3.3.7 ALL Instruction

This instruction is used to select the concatenation of the Address and Data register, and the EJTAG Control register between TDI and TDO. It can be used in particular if switching instructions in the instruction register takes too many TCK cycles. The first bit shifted out is bit 0.

---

**Table 9-20 Implemented EJTAG instructions**

<table>
<thead>
<tr>
<th>Value</th>
<th>Instruction</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0A</td>
<td>CONTROL</td>
<td>Select EJTAG Control register</td>
</tr>
<tr>
<td>0x0B</td>
<td>ALL</td>
<td>Select the Address, Data and EJTAG Control registers</td>
</tr>
<tr>
<td>0x0C</td>
<td>EJTAGBOOT</td>
<td>Set EjtagBrk, ProbEn and ProbTrap to 1 as reset value</td>
</tr>
<tr>
<td>0x0D</td>
<td>NORMALBOOT</td>
<td>Set EjtagBrk, ProbEn and ProbTrap to 0 as reset value</td>
</tr>
<tr>
<td>0x1F</td>
<td>BYPASS</td>
<td>Bypass mode</td>
</tr>
</tbody>
</table>

---

0x0A CONTROL Select EJTAG Control register
0x0B ALL Select the Address, Data and EJTAG Control registers
0x0C EJTAGBOOT Set EjtagBrk, ProbEn and ProbTrap to 1 as reset value
0x0D NORMALBOOT Set EjtagBrk, ProbEn and ProbTrap to 0 as reset value
0x1F BYPASS Bypass mode
Chapter 9 EJTAG Debug Support

9.3.3.8 EJTAGBOOT Instruction

When the EJTAGBOOT instruction is given and Update-IR state is left, then the reset value of the ProbTrap, ProbEn and EjtagBrk bits in the EJTAG Control register are set to 1 after hard or soft reset.

This EJTAGBOOT indication is effective until NORMALBOOT instruction is given, \( TRST_N \) is asserted or rising edge of \( TCK \) occurs when TAP controller is in Test-Logic-Reset state.

It is thereby possible to make the CPU go into debug mode just after hard or soft reset, without fetching or executing any instructions from the normal memory area. This can be used for download of code to a system which have no code in ROM.

The Bypass register is selected when the EJTAGBOOT instruction is given.

9.3.3.9 NORMALBOOT Instruction

When the NORMALBOOT instruction is given and Update-IR state is left, then the reset value of the ProbTrap, ProbEn and EjtagBrk bits in the EJTAG Control register are set to 0 after hard or soft reset.

The Bypass register is selected when the NORMALBOOT instruction is given.

9.4 EJTAG TAP Registers

The EJTAG TAP Module has one Instruction register and and a number of data registers, all accessible through the TAP:

9.4.1 Instruction Register

The Instruction register is accessed when the TAP receives an Instruction register scan protocol. During an Instruction register scan operation the TAP controller selects the output of the Instruction register to drive the \( TDO \) pin. The shift register consists of a series of bits arranged to form a single scan path between \( TDI \) and \( TDO \). During an Instruction register scan operations, the TAP controls the register to capture status information and shift data from \( TDI \) to \( TDO \). Both the capture and shift operations occur on the rising edge of \( TCK \). However, the data shifted out from the \( TDO \) occurs on the falling edge of \( TCK \). In the Test-Logic-Reset and Capture-IR state, the instruction shift register is set to 00001\(_2\), as for IDCODE instruction. This forces the device into the functional mode and selects the Device ID register. The Instruction register is 5 bits wide. The instruction shifted in takes effect for the following data register scan operation. A list of the implemented instructions are listed in Table 9-20 on page 144.
9.4.2 Data Registers Overview

The EJTAG uses several data registers, which are arranged in parallel from the primary TDI input to the primary TDO output. The Instruction register supplies the address that allows one of the data registers to be accessed during a data register scan operation. During a data register scan operation, the addressed scan register receives TAP control signals to capture the register and shift data from TDI to TDO. During a data register scan operation, the TAP selects the output of the data register to drive the TDO pin. The register is updated in the Update-DR state with respect to write bits.

This description applies in general to the following data registers:

- Bypass Register
- Device Identification Register
- Implementation Register
- EJTAG Control Register (ECR)
- Processor Access Address Register
- Processor Access Data Register

9.4.2.1 Bypass Register

The Bypass register consists of a single scan register bit. When selected, the Bypass register provides a single bit scan path between TDI and TDO. The Bypass register allows abbreviating the scan path through devices that are not involved in the test. The Bypass register is selected when the Instruction register is loaded with a pattern of all ones to satisfy the IEEE 1149.1 Bypass instruction requirement.

9.4.2.2 Device Identification (ID) Register

The Device Identification register is defined by IEEE 1149.1, to identify the device's manufacturer, part number, revision, and other device-specific information. Table 9-21 shows the bit assignments defined for the read-only Device Identification Register, and inputs to the core determine the value of these bits. These bits can be scanned out of the ID register after being selected. The register is selected when the Instruction register is loaded with the IDCODE instruction.

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PartNumber</td>
<td>27:12</td>
<td>R</td>
<td>EJ_PartNumber[15:0]</td>
</tr>
</tbody>
</table>

Device Identification Register Format

<table>
<thead>
<tr>
<th>Version</th>
<th>PartNumber</th>
<th>ManufID</th>
<th>R</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>28</td>
<td>27</td>
<td>12</td>
</tr>
</tbody>
</table>

Table 9-21 Device Identification Register
Table 9-21 Device Identification Register

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ManufID</td>
<td>11:1</td>
<td>Manufacturer Identity (11 bits)</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>reserved</td>
<td>R</td>
</tr>
</tbody>
</table>

9.4.2.3 Implementation Register

This 32-bit read-only register is used to identify the features of the EJTAG implementation. Some of the reset value are set by inputs to the core. The register is selected when the Instruction register is loaded with the IMPCODE instruction.

Implementation Register Format

<table>
<thead>
<tr>
<th>31</th>
<th>29</th>
<th>28</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>21</th>
<th>20</th>
<th>15</th>
<th>14</th>
<th>13</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>EJTAGver</td>
<td>reserved</td>
<td>DINTsup</td>
<td>ASIDsize</td>
<td>reserved</td>
<td>NoDMA</td>
<td>reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 9-22 Implementation Register Descriptions

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EJTAGver</td>
<td>31:29</td>
<td>EJTAG Version</td>
<td>R</td>
</tr>
<tr>
<td>reserved</td>
<td>28:25</td>
<td>reserved</td>
<td>R</td>
</tr>
<tr>
<td>DINTsup</td>
<td>24</td>
<td>DINT Signal Supported from Probe</td>
<td>R</td>
</tr>
<tr>
<td>ASIDsize</td>
<td>23:21</td>
<td>Size of ASID field in implementation:</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0: No ASID in implementation</td>
<td>4Km/4Kp</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1: 6-bit ASID</td>
<td>cores - 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2: 8-bit ASID</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>3: Reserved</td>
<td></td>
</tr>
<tr>
<td>reserved</td>
<td>20:15</td>
<td>reserved</td>
<td>R</td>
</tr>
<tr>
<td>NoDMA</td>
<td>14</td>
<td>No EJTAG DMA Support</td>
<td>R</td>
</tr>
<tr>
<td>reserved</td>
<td>13:0</td>
<td>reserved</td>
<td>R</td>
</tr>
</tbody>
</table>

9.4.2.4 EJTAG Control Register

This 32-bit register controls the various operations of the TAP modules. This register is selected by shifting in the CONTROL instruction. Bits in the EJTAG Control register can be set/cleared by shifting in data; status is read by shifting out the contents of this register. This EJTAG Control register can only be accessed by the TAP interface.

The EJTAG Control register is not updated in the Update-DR state unless the Reset occurred (Rocc), bit 31, is either 0 or written to 0. This is in order to ensure prober handling of processor accesses.
The value used for reset indicated in the table below takes effect on both hard and soft CPU reset, but not on TAP controller reset by e.g. \textit{TRST\_N, TCK} clock is not required when the hard or soft CPU reset occurs, but the bits are still updated to the reset value when the \textit{TCK} applies. The first 5 \textit{TCK} clocks after hard or soft CPU reset may result in reset of the bits, due to synchronization between clock domains.

### EJTAG Control Register Format

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Rocc</td>
<td>31</td>
<td>R/W 1</td>
<td></td>
</tr>
<tr>
<td>Psz[1:0]</td>
<td>30:29</td>
<td>R Undefined</td>
<td></td>
</tr>
</tbody>
</table>

#### Table 9-23 EJTAG Control Register Descriptions

<table>
<thead>
<tr>
<th>PA[1:0]</th>
<th>Psz[1:0]</th>
<th>Transfer Size</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>00</td>
<td>Byte (LE, byte 0; BE, byte 3)</td>
</tr>
<tr>
<td>01</td>
<td>00</td>
<td>Byte (LE, byte 1; BE, byte 2)</td>
</tr>
<tr>
<td>10</td>
<td>00</td>
<td>Byte (LE, byte 2; BE, byte 1)</td>
</tr>
<tr>
<td>11</td>
<td>00</td>
<td>Byte (LE, byte 3; BE, byte 0)</td>
</tr>
<tr>
<td>00</td>
<td>01</td>
<td>Halfword (LE, bytes 1:0, BE, bytes 3:2)</td>
</tr>
<tr>
<td>00</td>
<td>10</td>
<td>Halfword (LE, bytes 3:2; BE, bytes 1:0)</td>
</tr>
<tr>
<td>00</td>
<td>11</td>
<td>Word (LE, BE; bytes 3, 2, 1, 0)</td>
</tr>
<tr>
<td>00</td>
<td>11</td>
<td>Triple (LE, bytes 2, 1, 0; BE, bytes 3, 2, 1)</td>
</tr>
<tr>
<td>01</td>
<td>11</td>
<td>Triple (LE, bytes 3, 2, 1; BE, bytes 2, 1, 0)</td>
</tr>
<tr>
<td>All others</td>
<td></td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Note: LE=little endian, BE=big endian, the byte# refers to the byte number in a 32-bit register, where byte 3 = bits 31:24; byte 2 = bits 23:16; byte 1 = bits 15:8; byte 0 = bits 7:0, independently of the endianess.
### Table 9-23 EJTAG Control Register Descriptions (Continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Doze</td>
<td>22</td>
<td>Doze state</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The Doze bit indicates any kind of low power mode. The value is sampled in the Capture-DR state of the TAP controller: 0: CPU not in low power mode. 1: CPU is in low power mode. Doze includes the Reduced Power (RP) and WAIT power-reduction modes.</td>
</tr>
<tr>
<td>Halt</td>
<td>21</td>
<td>Halt state</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The Halt bit indicates if the internal system bus clock is running or stopped. The value is sampled in the Capture-DR state of the TAP controller: 0: Internal system clock is running. 1: Internal system clock is stopped</td>
</tr>
<tr>
<td>PerRst</td>
<td>20</td>
<td>Peripheral Reset</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When the bit is set to 1, it is only guaranteed that the peripheral reset has occurred in the system when the read value of this bit is also 1. This is to ensure that the setting from the TCK clock domain gets effect in the CPU clock domain, and in peripherals. When the bit is written to 0, then the bit must also be read as 0 before it is guaranteed that the indication is cleared in the CPU clock domain also. This bit controls the EJ_PerRst signal on the core.</td>
</tr>
<tr>
<td>PRnW</td>
<td>19</td>
<td>Processor Access Read and Write</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit indicates if the pending processor access is for a read or write transaction, and the bit is only valid while PrAcc is set: 0: Read transaction. 1: Write transaction</td>
</tr>
<tr>
<td>PrAcc</td>
<td>18</td>
<td>Processor Access (PA)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read value of this bit indicates if a Processor Access (PA) to the EJTAG memory is pending: 0: No pending processor access. 1: Pending processor access. The probe’s software must clear this bit to 0 to indicate the end of the PA. Write of 1 is ignored. A pending PA is cleared when Rocc is set, but another PA may occur just after the reset if a debug exception occurs. A pending PA is not accepted while the Rocc bit is set. This is to avoid that a PA occurring after the reset is finished due to indication of a PA that occurred before the reset.</td>
</tr>
<tr>
<td>Res</td>
<td>17</td>
<td>reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>R</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
</tr>
</tbody>
</table>
### Table 9-23 EJTAG Control Register Descriptions (Continued)

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>PrRst</td>
<td>16</td>
<td>Processor Reset (Implementation dependent behavior)</td>
<td>R/W</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>When the bit is set to 1, then it is only guaranteed that this setting has taken effect in the system when the read value of this bit is also 1. This is to ensure that the setting from the TCK clock domain gets effect in the CPU clock domain, and in peripherals.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>When the bit is written to 0, then the bit must also be read as 0 before it is guaranteed that the indication is cleared in the CPU clock domain also.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit controls the EJ_PrRst signal. If the signal is used in the system, then it must be ensured that both the processor and all devices required for a reset are properly reset. Otherwise the system may fail or hang. The bit resets itself, since the EJTAG Control register is reset by hard or soft reset.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ProbEn</td>
<td>15</td>
<td>Probe Enable</td>
<td>R/W</td>
<td>0 or 1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit indicates to the CPU if the EJTAG memory is handled by the probe so processor accesses are answered: 0: The probe does not handle EJTAG memory transactions 1: The probe does handle EJTAG memory transactions</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>It is an error by the software controlling the probe if it sets the ProbTrap to 1 but the ProbEn to 0. The operation of the processor is UNDEFINED in this case.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>The ProbEn bit is reflected as a read-only bit in the ProbEn bit, bit 0, in the Debug Control Register (DCR).</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>The read value indicates the effective value in the DCR, due to synchronization issues between TCK and CPU clock domains. However, it is ensured that change of the ProbEn prior to setting the EjtagBrk bit will have effect for the debug handler executed due to the debug exception.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>The reset value of the bit depends on whether the EJTAGBOOT indication is given or not: No EJTAGBOOT indication given: 0 EJTAGBOOT indication given: 1</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 9-23 EJTAG Control Register Descriptions (Continued)
### 9.4.3 Processor Access Address Register

The Processor Access Address (PAA) register is used to provide the address of the processor access in the dmseg, and the register is only valid when a processor access is pending. The length of the Address register is 32 bits, and this register is selected by shifting in the ADDRESS instruction.

<table>
<thead>
<tr>
<th>Name</th>
<th>Bit(s)</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>ProbTrap</td>
<td>14</td>
<td>Probe Trap</td>
<td>R/W</td>
<td>0 or 1 from EJTAGBOOT</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit controls the location of the debug exception vector: 0: In normal memory 0xBFC0.0480 1: In EJTAG memory at 0xFF20.0200 in dmseg</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Valid setting of the ProbTrap bit depends on the setting of the ProbEn bit. The ProbTrap should not be set to 1, for debug exception vector in EJTAG memory, unless the ProbEn bit is also set to 1 to indicate that the EJTAG memory may be accessed.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>The read value indicates the effective value to the CPU, due to synchronization issues between TCK and CPU clock domains. However, it is ensured that change of the ProbTrap prior to setting the EjtagBrk bit will have effect for the EjtagBrk.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>The reset value of the bit depends on whether the EJTAGBOOT indication is given or not: No EJTAGBOOT indication given: 0 EJTAGBOOT indication given: 1</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>Res</td>
<td>13</td>
<td>reserved</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>EjtagBrk</td>
<td>12</td>
<td>EJTAG Break</td>
<td>R/W1</td>
<td>0 or 1 from EJTAGBOOT</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Setting this bit to 1 causes a debug exception to the processor, unless the CPU was in debug mode or another debug exception occurred. When the debug exception occurs, the processor core clock is restarted if the CPU was in low power mode. This bit is cleared by hardware when the debug exception is taken.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>The reset value of the bit depends on whether the EJTAGBOOT indication is given or not: No EJTAGBOOT indication given: 0 EJTAGBOOT indication given: 1</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>Res</td>
<td>11:4</td>
<td>reserved</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>DM</td>
<td>3</td>
<td>Debug Mode</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>This bit indicates the debug or non-debug mode: 0: Processor is in non-debug mode 1: Processor is in debug mode</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>The bit is sampled in the Capture-DR state of the TAP controller.</td>
<td>R</td>
<td>0</td>
</tr>
</tbody>
</table>

#### Table 9-23 EJTAG Control Register Descriptions (Continued)

<table>
<thead>
<tr>
<th>Fields</th>
<th>Description</th>
<th>Read/Write</th>
<th>Reset State</th>
</tr>
</thead>
<tbody>
<tr>
<td>Name</td>
<td>Bit(s)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ProbTrap</td>
<td>14</td>
<td>Probe Trap</td>
<td>R/W</td>
</tr>
<tr>
<td>Res</td>
<td>13</td>
<td>reserved</td>
<td>R</td>
</tr>
<tr>
<td>EjtagBrk</td>
<td>12</td>
<td>EJTAG Break</td>
<td>R/W1</td>
</tr>
<tr>
<td>Res</td>
<td>11:4</td>
<td>reserved</td>
<td>R</td>
</tr>
<tr>
<td>DM</td>
<td>3</td>
<td>Debug Mode</td>
<td>R</td>
</tr>
<tr>
<td>Res</td>
<td>2:0</td>
<td>reserved</td>
<td>R</td>
</tr>
</tbody>
</table>
9.4.3.1 Processor Access Data Register

The Processor Access Data (PAD) register is used to provide data value to and from a processor access. The length of the Data register is 32 bits, and this register is selected by shifting in the DATA instruction.

The register has the written value for a processor access write due to a CPU store to the dmseg, and the output from this register is only valid when a processor access write is pending. The register is used to provide the data value for processor access read due to a CPU load or fetch from the dmseg, and the register should only be updated with a new value when a processor access write is pending.

The PAD register is 32 bits wide. Data alignment is not used for this register, so the value in the PAD register matches data on the internal bus. The undefined bytes for a PA write are undefined, and for a PAD read then 0 (zero) must be shifted in for the unused bytes.

The organization of bytes in the PAD register depends on the endianess of the core, as shown in Figure 9-5. The endian mode for debug/kernel mode is determined by the state of the EB_Endian input at power-up.

The size of the transaction and thus the number of bytes available/required for the PAD register is determined by the Psz field in the ECR.

9.5 Processor Accesses

The TAP modules support handling of fetch, load and store from the CPU through the dmseg segment, whereby the TAP module can operate like a is a slave unit connected to the on-chip bus. The core can then execute code taken from the EJTAG Probe and it can access data (via load or store) which is located on the EJTAG Probe. This occurs in a serial way through the EJTAG interface: the core can thus execute instructions e.g. debug monitor code, without occupying the user’s memory.

Accessing the dmseg segment (EJTAG memory) can only occur when the processor accesses an address in the range from 0xFF20.0000 to 0xFF2F.FFFF, the ProbEn bit is set, and the processor is in debug mode (DM=1). In addition the LSNM bit in the CP0 Debug register controls transactions to/from the dmseg.

When a debug exception is taken, while the ProbTrap bit is set, the processor will start fetching instructions from address 0xFF20.0200.

A pending processor access can only finish if the probe writes 0 to PrAcc or by soft or hard reset.
9.5.1 Fetch/Load and Store from/to the EJTAG Probe through dmseg

1. The internal hardware latches the requested address into the PA Address register (in case of the Debug exception: 0xFF20-0200).

2. The internal hardware sets the following bits in the EJTAG Control register:
   \( \text{PrAcc} = 1 \) (selects Processor Access operation)
   \( \text{PRnW} = 0 \) (selects processor read operation)
   \( \text{Psz}[1:0] = \) value depending on the transfer size

3. The EJTAG Probe selects the EJTAG Control register, shifts out this control register’s data and tests the PrAcc status bit (Processor Access): when the PrAcc bit is found 1, it means that the requested address is available and can be shifted out.

4. The EJTAG Probe checks the PRnW bit to determine the required access.

5. The EJTAG Probe selects the PA Address register and shifts out the requested address.

6. The EJTAG Probe selects the PA Data register and shifts in the instruction corresponding to this address.

7. The EJTAG Probe selects the EJTAG Control register and shifts a PrAcc = 0 bit into this register to indicate to the processor that the instruction is available.

8. The instruction becomes available in the instruction register and the processor starts executing.

9. The processor increments the program counter and outputs an instruction read request for the next instruction. This starts the whole sequence again.

Using the same protocol, the processor can also execute a load instruction to access the EJTAG Probe’s memory. For this to happen, the processor must execute a load instruction (e.g. a LW, LH, LB) with the target address in the appropriate range.

Almost the same protocol is used to execute a store instruction to the EJTAG Probe’s memory through dmseg. The store address must be in the range: 0xFF20-0000 to 0xFF2F-FFFF, the ProbEn bit must be set and the processor has to be in debug mode (DM=1). The sequence of actions is found below:

1. The internal hardware latches the requested address into the PA Address register.

2. The internal hardware latches the data to be written into the PA Data register.

3. The internal hardware sets the following bits in the EJTAG Control register:
   \( \text{PrAcc} = 1 \) (selects Processor Access operation)
   \( \text{PRnW} = 1 \) (selects processor write operation)
   \( \text{Psz}[1:0] = \) value depending on the transfer size

4. The EJTAG Probe selects the EJTAG Control register, shifts out this control register’s data and tests the PrAcc status bit (Processor Access): when the PrAcc bit is found 1, it means that the requested address is available and can be shifted out.

5. The EJTAG Probe checks the PRnW bit to determine the required access.

6. The EJTAG Probe selects the PA Address register and shifts out the requested address.

7. The EJTAG Probe selects the PA Data register and shifts out the data to be written.

8. The EJTAG Probe selects the EJTAG Control register and shifts a PrAcc = 0 bit into this register to indicate to the processor that the write access is finished.

9. The EJTAG Probe writes the data to the requested address in its memory.

10. The processor detects that PrAcc bit = 0, which means that it is ready to handle a new access.

The above examples implies that no reset occurs during the operations, and that Rocc is cleared.
Chapter 10

Instruction Set Overview

This chapter provides a general overview on the three CPU instruction set formats of the MIPS architecture: Immediate, Jump, and Register. Refer to Chapter 11, “MIPS32 4K™ Processor Core Instructions,” on page 161 for a complete listing and description of instructions.

This chapter discusses the following topics

• Section 10.1, “CPU Instruction Formats”
• Section 10.2, "Load and Store Instructions"
• Section 10.3, “Computational Instructions”
• Section 10.4, "Jump and Branch Instructions"
• Section 10.5, "Control Instructions"
• Section 10.6, "Coprocessor Instructions"
• Section 10.7, "Enhancements to the MIPS Architecture"

10.1 CPU Instruction Formats

Each CPU instruction consists of a single 32-bit word, aligned on a word boundary. There are three instruction formats immediate (I-type), jump (J-type), and register (R-type)—as shown in Figure 10-1. The use of a small number of instruction formats simplifies instruction decoding, allowing the compiler to synthesize more complicated (and less frequently used) operations and addressing modes from these three formats as needed.
10.2 Load and Store Instructions

Load and store are immediate (I-type) instructions that move data between memory and the general registers. The only addressing mode that load and store instructions directly support is base register plus 16-bit signed immediate offset.

10.2.1 Scheduling a Load Delay Slot

A load instruction that does not allow its result to be used by the instruction immediately following is called a delayed load instruction. The instruction slot immediately following this delayed load instruction is referred to as the load delay slot.

In all the 4K cores, the instruction immediately following a load instruction can use the contents of the loaded register, however in such cases hardware interlocks insert additional real cycles. Although not required, the scheduling of load delay slots can be desirable, both for performance and R-Series processor compatibility.

10.2.2 Defining Access Types

Access type indicates the size of a core data item to be loaded or stored, set by the load or store instruction opcode.

Regardless of access type or byte ordering (endianness), the address given specifies the low-order byte in the addressed field. For a big-endian configuration, the low-order byte is the most-significant byte; for a little-endian configuration, the low-order byte is the least-significant byte.
The access type, together with the three low-order bits of the address, define the bytes accessed within the addressed word as shown in Table 10-1. Only the combinations shown in Table 10-1 are permissible; other combinations cause address error exceptions.

### Table 10-1 Byte Access within a Word

<table>
<thead>
<tr>
<th>Access Type</th>
<th>2</th>
<th>1</th>
<th>0</th>
<th>Byte</th>
<th>Byte</th>
</tr>
</thead>
<tbody>
<tr>
<td>Word</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0123</td>
<td>3210</td>
</tr>
<tr>
<td>Triplebyte</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0123</td>
<td>210</td>
</tr>
<tr>
<td>Halfword</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0123</td>
<td>321</td>
</tr>
<tr>
<td>Byte</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0123</td>
<td>0</td>
</tr>
</tbody>
</table>

10.3 Computational Instructions

Computational instructions can be either in register (R-type) format, in which both operands are registers, or in immediate (I-type) format, in which one operand is a 16-bit immediate.

Computational instructions perform the following operations on register values:

- Arithmetic
- Logical
- Shift
- Multiply
- Divide

These operations fit in the following four categories of computational instructions:

- ALU Immediate instructions
- Three-operand Register-type Instructions
- Shift Instructions
- Multiply And Divide Instructions

10.3.1 Cycle Timing for Multiply and Divide Instructions

Any multiply instruction in the integer pipeline is transferred to the multiplier as remaining instructions continue through the pipeline; the product of the multiply instruction is saved in the HI and LO registers. If the multiply instruction is
followed by an MFHI or MFLO before the product is available, the pipeline interlocks until this product does become available. Refer to Chapter 2, “Pipeline,” for more information on instruction latency and repeat rates.

10.4 Jump and Branch Instructions

Jump and branch instructions change the control flow of a program. All jump and branch instructions occur with a delay of one instruction: that is, the instruction immediately following the jump or branch (this is known as the instruction in the delay slot) always executes while the target instruction is being fetched from storage.

10.4.1 Overview of Jump Instructions

Subroutine calls in high-level languages are usually implemented with Jump or Jump and Link instructions, both of which are J-type instructions. In J-type format, the 26-bit target address shifts left 2 bits and combines with the high-order 4 bits of the current program counter to form an absolute address.

Returns, dispatches, and large cross-page jumps are usually implemented with the Jump Register or Jump and Link Register instructions. Both are R-type instructions that take the 32-bit byte address contained in one of the general purpose registers.

For more information about jump instructions, refer to the individual instructions in Section 11.5, "Instruction Set”.

10.4.2 Overview of Branch Instructions

All branch instruction target addresses are computed by adding the address of the instruction in the delay slot to the 16-bit offset (shifted left 2 bits and sign-extended to 32 bits). All branches occur with a delay of one instruction.

If a conditional branch likely is not taken, the instruction in the delay slot is nullified.

Branches, jumps, ERET, and DERET instructions should not be placed in the delay slot of a branch or jump.

10.5 Control Instructions

Control instructions allow the software to initiate traps; they are always R-type.

10.6 Coprocessor Instructions

CP0 instructions perform operations on the System Control Coprocessor registers to manipulate the memory management and exception handling facilities of the processor. Refer to Chapter 11 for a listing of CP0 instructions.

10.7 Enhancements to the MIPS Architecture

The core execution unit implements the MIPS32™ architecture, which includes the following instructions.

- CLOCount Leading Ones
- CLZCount Leading Zeros
- MADDMultiply and Add Word
• MADDUMultiply and Add Unsigned Word
• MSUBMultiply and Subtract Word
• MSUBUMultiply and Subtract Unsigned Word
• MULMultiply Word to Register
• SSNOPSuperscalar Inhibit NOP

10.7.1 CLO - Count Leading Ones

The CLO instruction counts the number of leading ones in a word. The 32-bit word in the GPR \( rs \) is scanned from most-significant to least-significant bit. The number of leading ones is counted and the result is written to the GPR \( rd \). If all 32 bits are set in the GPR \( rs \), the result written to the GPR \( rd \) is 32.

10.7.2 CLZ - Count Leading Zeros

The CLZ instruction counts the number of leading zeros in a word. The 32-bit word in the GPR \( rs \) is scanned from most-significant to least-significant bit. The number of leading zeros is counted and the result is written to the GPR \( rd \). If all 32 bits are cleared in the GPR \( rs \), the result written to the GPR \( rd \) is 32.

10.7.3 MADD - Multiply and Add Word

The MADD instruction multiplies two words and adds the result to the HI/LO register pair. The 32-bit word value in the GPR \( rs \) is multiplied by the 32-bit value in the GPR \( rt \), treating both operands as signed values, to produce a 64-bit result. The product is added to the 64-bit concatenated values in the HI and LO register pair. The resulting value is then written back to the HI and LO registers. No arithmetic exception occurs under any circumstances.

10.7.4 MADDU - Multiply and Add Unsigned Word

The MADDU instruction multiplies two unsigned words and adds the result to the HI/LO register pair. The 32-bit word value in the GPR \( rs \) is multiplied by the 32-bit value in the GPR \( rt \), treating both operands as unsigned values, to produce a 64-bit result. The product is added to the 64-bit concatenated values in the HI and LO register pair. The resulting value is then written back to the HI and LO registers. No arithmetic exception occurs under any conditions.

10.7.5 MSUB - Multiply and Subtract Word

The MSUB instruction multiplies two words and subtracts the result from the HI/LO register pair. The 32-bit word value in the GPR \( rs \) is multiplied by the 32-bit value in the GPR \( rt \), treating both operands as signed values, to produce a 64-bit result. The product is subtracted from the 64-bit concatenated values in the HI and LO register pair. The resulting value is then written back to the HI and LO registers. No arithmetic exception occurs under any circumstances.

10.7.6 MSUBU - Multiply and Subtract Unsigned Word

The MSUBU instruction multiplies two unsigned words and subtracts the result from the HI/LO register pair. The 32-bit word value in the GPR \( rs \) is multiplied by the 32-bit value in the GPR \( rt \), treating both operands as unsigned values, to produce a 64-bit result. The product is subtracted from the 64-bit concatenated values in the HI and LO register pair. The resulting value is then written back to the HI and LO registers. No arithmetic exception occurs under any circumstances.
10.7.7 MUL - Multiply Word

The MUL instruction multiplies two words and writes the result to a GPR. The 32-bit word value in the GPR \( rs \) is multiplied by the 32-bit value in the GPR \( rt \), treating both operands as signed values, to produce a 64-bit result. The least-significant 32-bits of the product are written to the GPR \( rd \). The contents of the HI and LO register pair are not defined after the operation. No arithmetic exception occurs under any circumstances.

10.7.8 SSNOP- Superscalar Inhibit NOP

The MIPS32 4K™ processor cores treat this instruction as a regular NOP.
Chapter 11

MIPS32 4K™ Processor Core Instructions

This chapter provides a detailed guide to understanding the instruction set for the MIPS32 4K™ processor cores, which is a subset of the MIPS32 architecture. The chapter is divided into the following sections:

- Section 11.1, "Understanding the Instruction Fields" on page 161
- Section 11.2, "Operation Section Notation and Functions" on page 166
- Section 11.3, "Op and Function Subfield Notation" on page 171
- Section 11.4, "CPU Opcode Map" on page 172
- Section 11.5, "Instruction Set" on page 174

11.1 Understanding the Instruction Fields

Figure 11-1 shows an example instruction. Following the figure are descriptions of the fields listed below:

- Section 11.1.1, "Instruction Fields" on page 162
- Section 11.1.2, "Instruction Descriptive Name and Mnemonic" on page 163
- Section 11.1.3, "Format Field" on page 163
- Section 11.1.4, "Purpose Field" on page 163
- Section 11.1.5, "Description Field" on page 164
- Section 11.1.6, "Restrictions Field" on page 164
- Section 11.1.7, "Operation Field" on page 165
- Section 11.1.8, "Exceptions Field" on page 165
- Section 11.1.9, "Programming Notes and Implementation Notes Fields" on page 165
11.1.1 Instruction Fields

Fields encoding the instruction word are shown in register form at the top of the instruction description. The following rules are followed:

- **SPECIAL**: Bits 31-26
- **rs**: Bits 25-21
- **rt**: Bits 20-16
- **rd**: Bits 15-11
- **0**: Bits 10-6
- **EXAMPLE**: Bits 5-0

**Format:** EXAMPLE rd, rs, rt

**Purpose:** to execute an EXAMPLE op

**Description:** rd ← rs exampleop rt

This section describes the operation of the instruction in text, tables, and illustrations. It includes information that would be difficult to encode in the Operation section.

**Restrictions:**
This section lists any restrictions for the instruction. This can include values of the instruction encoding fields such as register specifiers, operand values, operand formats, address alignment, instruction scheduling hazards, and type of memory access for addressed locations.

**Operation:**
/* This section describes the operation of an instruction in a */
/* high-level pseudo-language. It is precise in ways that the */
/* Description section is not, but is also missing information */
/* that is hard to express in pseudocode. */
    temp ← GPR[rs] exampleop GPR[rt]
    GPR[rd] ← temp

**Exceptions:**
A list of exceptions taken by the instruction

**Programming Notes:**
Information useful to programmers, but not necessary to describe the operation of the instruction

**Implementation Notes:**
Like Programming Notes, except for processor implementors

---

**Figure 11-1 Example Instruction Description**
11.1 Understanding the Instruction Fields

- The values of constant fields and the opcode names for opcode fields are listed in uppercase (SPECIAL and ADD in Figure 11-2).
- All variable fields are listed with the lowercase names used in the instruction description (rs, rt and rd in Figure 11-2).
- Fields that contain zeros but are not named are unused fields that are required to be zero (bits 10:6 in Figure 11-2) If such fields are set to non-zero values, the operation of the processor is UNPREDICTABLE.

![Figure 11-2 Example of Instruction Fields](image)

### 11.1.2 Instruction Descriptive Name and Mnemonic

The instruction descriptive name and mnemonic are printed as page headings for each instruction, as shown in Figure 11-3.

Add Word

![Figure 11-3 Example of Instruction Descriptive and Mnemonic Name](image)

### 11.1.3 Format Field

The assembler formats for the instruction and the architecture level at which the instruction was originally defined are given in the Format field. If the instruction definition was later extended, the architecture levels at which it was extended and the assembler formats for the extended definition are shown in their order of extension (for an example, see C.cond.fmt). The MIPS architecture levels are inclusive; higher architecture levels include all instructions in previous levels. Extensions to instructions are backwards compatible. The original assembler formats are valid for the extended architecture.

**Format:** ADD rd, rs, rt

![Figure 11-4 Example of Instruction Format](image)

The assembler format is shown with literal parts of the assembler instruction printed in uppercase characters. The variable parts, the operands, are shown as the lowercase names of the appropriate fields. The architectural level at which the instruction was first defined, for example “MIPS32” is shown at the right side of the page.

### 11.1.4 Purpose Field

The Purpose field gives a short description of the use of the instruction.
Purpose:
To add 32-bit integers. If an overflow occurs, then trap.

Figure 11-5 Example of Instruction Purpose

11.1.5 Description Field

If a one-line symbolic description of the instruction is feasible, it appears immediately to the right of the \textit{Description} heading. The main purpose is to show how fields in the instruction are used in the arithmetic or logical operation.

\textbf{Description:} \( \text{rd} \leftarrow \text{rs} + \text{rt} \)

The 32-bit word value in GPR \( rt \) is added to the 32-bit value in GPR \( rs \) to produce a 32-bit result.

- If the addition results in 32-bit 2's complement arithmetic overflow, the destination register is not modified and an Integer Overflow exception occurs.
- If the addition does not overflow, the 32-bit result is placed into GPR \( rd \).

Figure 11-6 Example of Instruction Description

The body of the section is a description of the operation of the instruction in text, tables, and figures. This description complements the high-level language description in the \textit{Operation} section.

This section uses acronyms for register descriptions. “GPR \( rt \)” is CPU general-purpose register specified by the instruction field \( rt \).

11.1.6 Restrictions Field

The \textit{Restrictions} field documents any possible restrictions that may affect the instruction. Most restrictions fall into one of the following six categories:

- valid values for instruction fields (for example, see floating point ADD.fmt)
- alignment requirements for memory addresses (for example, see LW)
- valid values of operands (for example, see DADD)
- valid operand formats (for example, see floating point ADD.fmt)
- order of instructions necessary to guarantee correct execution. These ordering constraints avoid pipeline hazards for which some processors do not have hardware interlocks (for example, see MUL).
- valid memory access types (for example, see LL/SC)

\textbf{Restrictions:} None

Figure 11-7 Example of Instruction Restrictions
11.1.7 Operation Field

The *Operation* field describes the operation of the instruction as pseudocode in a high-level language notation resembling Pascal. This formal description complements the *Description* section; it is not complete in itself because many of the restrictions are either difficult to include in the pseudocode or are omitted for legibility.

```
Operation:
temp ← (GPR[rs] 31 || GPR[rs] 31..0) + (GPR[rt] 31 || GPR[rt] 31..0)
if temp 32 ≠ temp 31 then
    SignalException(IntegerOverflow)
else
    GPR[rd] ← temp
endif
```

*Figure 11-8 Sample Instruction Operation*

See Section 11.2, "Operation Section Notation and Functions" on page 166 for more information on the formal notation used here.

11.1.8 Exceptions Field

The *Exceptions* field lists the exceptions that can be caused by *Operation* of the instruction. It omits exceptions that can be caused by the instruction fetch, for instance, TLB Refill, and also omits exceptions that can be caused by asynchronous external events such as an Interrupt. Although a Bus Error exception may be caused by the operation of a load or store instruction, this section does not list Bus Error for load and store instructions because the relationship between load and store instructions and external error indications, like Bus Error, are dependent upon the implementation.

```
Exceptions:
Integer Overflow
```

*Figure 11-9 Sample Instruction Exception*

An instruction may cause implementation-dependent exceptions that are not present in the *Exceptions* section.

11.1.9 Programming Notes and Implementation Notes Fields

The *Notes* sections contain material that is useful for programmers and implementors, respectively, but that is not necessary to describe the instruction and does not belong in the description sections.

```
Programming Notes:
ADDU performs the same arithmetic operation but does not trap on overflow.
```

*Figure 11-10 Sample Instruction Programming Notes*
11.2 Operation Section Notation and Functions

In an instruction description, the Operation section uses a high-level language notation to describe the operation performed by each instruction. The contents of the Operation section are described here, including the special symbols and functions that are used.

This section presents information about the following topics:

- Section 11.2.1 , "Instruction Execution Ordering" on page 166
- Section 11.2.2 , "Special Symbols in Pseudocode Notation" on page 166
- Section 11.2.3 , "Pseudocode Functions" on page 167

11.2.1 Instruction Execution Ordering

Each of the high-level language statements in the Operations section are executed sequentially (except as constrained by conditional and loop constructs).

11.2.2 Special Symbols in Pseudocode Notation

Special symbols used in the pseudocode notation are listed in Table 11-1.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>←</td>
<td>Assignment</td>
</tr>
<tr>
<td>=, ≠</td>
<td>Tests for equality and inequality</td>
</tr>
<tr>
<td></td>
<td></td>
</tr>
<tr>
<td>x^y</td>
<td>A y-bit string formed by y copies of the single-bit value x</td>
</tr>
<tr>
<td>b#n</td>
<td>A constant value $n$ in base $b$. For instance 10#100 represents the decimal value 100, 2#100 represents the binary value 100 (decimal 4), and 16#100 represents the hexadecimal value 100 (decimal 256). If the &quot;b#&quot; prefix is omitted, the default base is 10.</td>
</tr>
<tr>
<td>x_y..z</td>
<td>Selection of bits $y$ through $z$ of bit string $x$. Little-endian bit notation (rightmost bit is 0) is used. If $y$ is less than $z$, this expression is an empty (zero length) bit string.</td>
</tr>
<tr>
<td>+, −</td>
<td>2’s complement or floating point arithmetic: addition, subtraction</td>
</tr>
<tr>
<td>∗, ×</td>
<td>2’s complement or floating point multiplication (both used for either)</td>
</tr>
<tr>
<td>div</td>
<td>2’s complement integer division</td>
</tr>
<tr>
<td>mod</td>
<td>2’s complement modulo</td>
</tr>
<tr>
<td>/</td>
<td>Floating point division</td>
</tr>
<tr>
<td>&lt;</td>
<td>2’s complement less-than comparison</td>
</tr>
<tr>
<td>&gt;</td>
<td>2’s complement greater-than comparison</td>
</tr>
<tr>
<td>≤</td>
<td>2’s complement less-than or equal comparison</td>
</tr>
<tr>
<td>≥</td>
<td>2’s complement greater-than or equal comparison</td>
</tr>
<tr>
<td>nor</td>
<td>Bitwise logical NOR</td>
</tr>
</tbody>
</table>
11.2 Operation Section Notation and Functions

There are several functions used in the pseudocode descriptions. These are used either to make the pseudocode more readable, to abstract implementation-specific behavior, or both. These functions are defined in this section, and include the following:

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>xor</td>
<td>Bitwise logical XOR</td>
</tr>
<tr>
<td>and</td>
<td>Bitwise logical AND</td>
</tr>
<tr>
<td>or</td>
<td>Bitwise logical OR</td>
</tr>
<tr>
<td>GPRLEN</td>
<td>The length in bits (32 or 64) of the CPU general-purpose registers</td>
</tr>
<tr>
<td>GPR[x]</td>
<td>CPU general-purpose register x. The content of GPR[0] is always zero.</td>
</tr>
<tr>
<td>CPR[z,x,s]</td>
<td>Coprocessor unit z, general register x, select s</td>
</tr>
<tr>
<td>CCR[z,x]</td>
<td>Coprocessor unit z, control register x</td>
</tr>
<tr>
<td>Xlat[x]</td>
<td>Translation of the MIPS16 GPR number x into the corresponding 32-bit GPR number</td>
</tr>
<tr>
<td>BigEndianMem</td>
<td>Endian mode as configured at chip reset (0 → Little-Endian, 1 → Big-Endian). Specifies the endianness of the memory interface (see LoadMemory and StoreMemory in Section 11.2.3.1, &quot;Load Memory and Store Memory Functions&quot; on page 168), and the endianness of Kernel and Supervisor mode execution.</td>
</tr>
<tr>
<td>BigEndianCPU</td>
<td>The endianness for load and store instructions (0 → Little-Endian, 1 → Big-Endian). In User mode, this endianness may be switched by setting the RE bit in the Status register. Thus, BigEndianCPU may be computed as (BigEndianMem XOR ReverseEndian).</td>
</tr>
<tr>
<td>ReverseEndian</td>
<td>Signal to reverse the endianness of load and store instructions. This feature is available in User mode only, and is implemented by setting the RE bit of the Status register. Thus, ReverseEndian may be computed as (SR RE and User mode).</td>
</tr>
<tr>
<td>LLbit</td>
<td>Bit of virtual state used to specify operation for instructions that provide atomic read-modify-write. LLbit is set when a linked load occurs; it is tested and cleared by the conditional store. It is cleared, during other CPU operation, when a store to the location would no longer be atomic. In particular, it is cleared by exception return instructions.</td>
</tr>
<tr>
<td>I:</td>
<td>This occurs as a prefix to Operation description lines and functions as a label. It indicates the instruction time during which the pseudocode appears to “execute.” Unless otherwise indicated, all effects of the current instruction appear to occur during the instruction time of the current instruction. No label is equivalent to a time label of I. Sometimes effects of an instruction appear to occur either earlier or later — that is, during the instruction time of another instruction. When this happens, the instruction operation is written in sections labeled with the instruction time, relative to the current instruction I, in which the effect of that pseudocode appears to occur. For example, an instruction may have a result that is not available until after the next instruction. Such an instruction has the portion of the instruction operation description that writes the result register in a section labeled I+1. The effect of pseudocode statements for the current instruction labelled I+1 appears to occur “at the same time” as the effect of pseudocode statements labelled I for the following instruction. Within one pseudocode sequence, the effects of the statements take place in order. However, between sequences of statements for different instructions that occur “at the same time,” there is no defined order. Programs must not depend on a particular order of evaluation between such sections.</td>
</tr>
<tr>
<td>PC</td>
<td>The Program Counter value. During the instruction time of an instruction, this is the address of the instruction word. The address of the instruction that occurs during the next instruction time is determined by assigning a value to PC during an instruction time. If no value is assigned to PC during an instruction time by any pseudocode statement, it is automatically incremented by either 2 (in the case of a 16-bit MIPS16 instruction) or 4 before the next instruction time. A taken branch assigns the target address to the PC during the instruction time of the instruction in the branch delay slot.</td>
</tr>
<tr>
<td>PABITS</td>
<td>The number of physical address bits implemented is represented by the symbol PABITS. As such, if 36 physical address bits were implemented, the size of the physical address space would be $2^{PABITS} = 2^{36}$ bytes.</td>
</tr>
</tbody>
</table>

11.2.3 Pseudocode Functions

There are several functions used in the pseudocode descriptions. These are used either to make the pseudocode more readable, to abstract implementation-specific behavior, or both. These functions are defined in this section, and include the following:
11.2.3.1 Load Memory and Store Memory Functions

Regardless of byte ordering (big- or little-endian), the address of a halfword, word, or doubleword is the smallest byte address of the bytes that form the object. For big-endian ordering this is the most-significant byte; for a little-endian ordering this is the least-significant byte.

In the Operation pseudocode for load and store operations, the following functions summarize the handling of virtual addresses and the access of physical memory. The size of the data item to be loaded or stored is passed in the AccessLength field. The valid constant names and values are shown in Table 11-2. The bytes within the addressed unit of memory (word for 32-bit processors or doubleword for 64-bit processors) that are used can be determined directly from the AccessLength and the two or three low-order bits of the address.

AddressTranslation

The AddressTranslation function translates a virtual address to a physical address and its cache coherence algorithm, describing the mechanism used to resolve the memory reference.

Given the virtual address vAddr, and whether the reference is to Instructions or Data (IorD), find the corresponding physical address (pAddr) and the cache coherence algorithm (CCA) used to resolve the reference. If the virtual address is in one of the unmapped address spaces, the physical address and CCA are determined directly by the virtual address. If the virtual address is in one of the mapped address spaces then the TLB or fixed mapping MMU determines the physical address and access type; if the required translation is not present in the TLB or the desired access is not permitted, the function fails and an exception is taken.

\[(pAddr, CCA) \leftarrow \text{AddressTranslation} (vAddr, \text{IorD, LorS})\]

/* pAddr: physical address */
/* CCA: Cache Coherence Algorithm, the method used to access caches*/
/* and memory and resolve the reference */
/* vAddr: virtual address */
/* IorD: Indicates whether access is for INSTRUCTION or DATA */
/* LorS: Indicates whether access is for LOAD or STORE */
/* See the address translation description for the appropriate MMU */
/* type in Volume III of this book for the exact translation mechanism */

endfunction AddressTranslation

Figure 11-11 AddressTranslation Pseudocode Function

LoadMemory

The LoadMemory function loads a value from memory.

This action uses cache and main memory as specified in both the Cache Coherence Algorithm (CCA) and the access (IorD) to find the contents of AccessLength memory bytes, starting at physical location pAddr. The data is returned in a fixed-width naturally aligned memory element (MemElem). The low-order 2 (or 3) bits of the address and the AccessLength indicate which of the bytes within MemElem need to be passed to the processor. If the memory access type of the reference is uncached, only the referenced bytes are read from memory and marked as valid within the memory element. If the access type is cached but the data is not present in cache, an implementation-specific size and alignment
block of memory is read and loaded into the cache to satisfy a load reference. At a minimum, this block is the entire memory element.

\[
\text{MemElem} \leftarrow \text{LoadMemory} \left( \text{CCA}, \text{AccessLength}, p\text{Addr}, v\text{Addr}, \text{IorD} \right)
\]

/* MemElem: Data is returned in a fixed width with a natural alignment. The */
/* width is the same size as the CPU general-purpose register, */
/* 32 or 64 bits, aligned on a 32- or 64-bit boundary, */
/* respectively. */
/* CCA: Cache Coherence Algorithm, the method used to access caches */
/* and memory and resolve the reference */
/* AccessLength: Length, in bytes, of access */
/* pAddr: physical address */
/* vAddr: virtual address */
/* IorD: Indicates whether access is for Instructions or Data */

endfunction LoadMemory

**Figure 11-12 LoadMemory Pseudocode Function**

**StoreMemory**

The StoreMemory function stores a value to memory.

The specified data is stored into the physical location \( p\text{Addr} \) using the memory hierarchy (data caches and main memory) as specified by the Cache Coherence Algorithm (CCA). The \( \text{MemElem} \) contains the data for an aligned, fixed-width memory element (a word for 32-bit processors, a doubleword for 64-bit processors), though only the bytes that are actually stored to memory need be valid. The low-order two (or three) bits of \( p\text{Addr} \) and the \( \text{AccessLength} \) field indicate which of the bytes within the \( \text{MemElem} \) data should be stored; only these bytes in memory will actually be changed.

\[
\text{StoreMemory} \left( \text{CCA}, \text{AccessLength}, \text{MemElem}, p\text{Addr}, v\text{Addr} \right)
\]

/* CCA: Cache Coherence Algorithm, the method used to access */
/* caches and memory and resolve the reference. */
/* AccessLength: Length, in bytes, of access */
/* MemElem: Data in the width and alignment of a memory element. */
/* The width is the same size as the CPU general */
/* purpose register, either 4 or 8 bytes, */
/* aligned on a 4- or 8-byte boundary. For a */
/* partial-memory-element store, only the bytes that will be*/
/* stored must be valid.*/
/* pAddr: physical address */
/* vAddr: virtual address */

endfunction StoreMemory

**Figure 11-13 StoreMemory Pseudocode Function**

**Prefetch**

The Prefetch function prefetches data from memory.

Prefetch is an advisory instruction for which an implementation-specific action is taken. The action taken may increase performance but must not change the meaning of the program or alter architecturally visible state.
Prefetch (CCA, pAddr, vAddr, DATA, hint)

    /* CCA: Cache Coherence Algorithm, the method used to access */
    /* caches and memory and resolve the reference. */
    /* pAddr: physical address */
    /* vAddr: virtual address */
    /* DATA: Indicates that access is for DATA */
    /* hint: hint that indicates the possible use of the data */

endfunction Prefetch

Figure 11-14 Prefetch Pseudocode Function

Table 11-2 lists the data access lengths and their labels for loads and stores.

<table>
<thead>
<tr>
<th>AccessLength Name</th>
<th>Value</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>WORD</td>
<td>3</td>
<td>4 bytes (32 bits)</td>
</tr>
<tr>
<td>TRIPLEBYTE</td>
<td>2</td>
<td>3 bytes (24 bits)</td>
</tr>
<tr>
<td>HALFWORD</td>
<td>1</td>
<td>2 bytes (16 bits)</td>
</tr>
<tr>
<td>BYTE</td>
<td>0</td>
<td>1 byte (8 bits)</td>
</tr>
</tbody>
</table>

11.2.3.2 Miscellaneous Functions

This section lists miscellaneous functions not covered in previous sections.

SyncOperation

The SyncOperation function orders loads and stores to synchronize shared memory.

This action makes the effects of the synchronizable loads and stores indicated by stype occur in the same order for all processors.

    SyncOperation(stype)

    /* stype: Type of load/store ordering to perform. */
    /* Perform implementation-dependent operation to complete the */
    /* required synchronization operation */

endfunction SyncOperation

Figure 11-15 SyncOperation Pseudocode Function

SignalException

The SignalException function signals an exception condition.

This action results in an exception that aborts the instruction. The instruction operation pseudocode never sees a return from this function call.
SignalException(Exception, argument)

/* Exception: The exception condition that exists. */
/* argument: A exception-dependent argument, if any */

def SignalException

Figure 11-16 SignalException Pseudocode Function

NullifyCurrentInstruction

The NullifyCurrentInstruction function nullifies the current instruction.

The instruction is aborted. For branch-likely instructions, nullification kills the instruction in the delay slot during its execution.

NullifyCurrentInstruction()

def NullifyCurrentInstruction

Figure 11-17 NullifyCurrentInstruction PseudoCode Function

CoprocessorOperation

The CoprocessorOperation function performs the specified Coprocessor operation.

CoprocessorOperation (z, cop_fun)

/* z: Coprocessor unit number */
/* cop_fun: Coprocessor function from function field of instruction */
/* Transmit the cop_fun value to coprocessor z */

def CoprocessorOperation

Figure 11-18 CoprocessorOperation Pseudocode Function

JumpDelaySlot

The JumpDelaySlot function is used in the pseudocode for the four PC-relative instructions. The function returns TRUE if the instruction at \textit{vAddr} is executed in a jump delay slot. A jump delay slot always immediately follows a JR, JAL, JALR, or JALX instruction.

JumpDelaySlot(vAddr)

/* vAddr: Virtual address */

def JumpDelaySlot

Figure 11-19 JumpDelaySlot Pseudocode Function

11.3 Op and Function Subfield Notation

In some instructions, the instruction subfields \textit{op} and \textit{function} can have constant 5- or 6-bit values. When reference is made to these instructions, uppercase mnemonics are used. For instance, in the floating point ADD instruction,
op=COP1 and function=ADD. In other cases, a single field has both fixed and variable subfields, so the name contains both upper- and lowercase characters.

11.4 CPU Opcode Map

Key

- CAPITALIZED text indicates an opcode mnemonic
- *Italicized* text indicates to look at the specified opcode submap for further instruction bit decode
- Entries containing the α symbol indicate that a reserved instruction fault occurs if the core executes this instruction.
- Entries containing the β symbol indicate that a coprocessor unusable exception occurs if the core executes this instruction.

**Table 11-3 Encoding of the Opcode Field**

<table>
<thead>
<tr>
<th>opcode</th>
<th>bits 28..26</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>000</td>
</tr>
<tr>
<td>001</td>
<td>ADDI</td>
</tr>
<tr>
<td>010</td>
<td>ADDIU</td>
</tr>
<tr>
<td>011</td>
<td>SLTI</td>
</tr>
<tr>
<td>100</td>
<td>SLTIU</td>
</tr>
<tr>
<td>101</td>
<td>ANDI</td>
</tr>
<tr>
<td>110</td>
<td>ORI</td>
</tr>
<tr>
<td>111</td>
<td>Xori</td>
</tr>
<tr>
<td></td>
<td>LUI</td>
</tr>
<tr>
<td></td>
<td>BEQL</td>
</tr>
<tr>
<td></td>
<td>BNEL</td>
</tr>
<tr>
<td></td>
<td>BLEZ</td>
</tr>
<tr>
<td></td>
<td>BGTZ</td>
</tr>
</tbody>
</table>

**Table 11-4 Special Opcode encoding of Function Field**

<table>
<thead>
<tr>
<th>function</th>
<th>bits 2..0</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>SLL</td>
</tr>
<tr>
<td>001</td>
<td>JR</td>
</tr>
<tr>
<td>010</td>
<td>MFHI</td>
</tr>
<tr>
<td>011</td>
<td>MULT</td>
</tr>
<tr>
<td>100</td>
<td>ADD</td>
</tr>
<tr>
<td>101</td>
<td>TGE</td>
</tr>
<tr>
<td>110</td>
<td></td>
</tr>
<tr>
<td>111</td>
<td></td>
</tr>
</tbody>
</table>
### Table 11-5 Special2 Opcode Encoding of Function Field

<table>
<thead>
<tr>
<th>function</th>
<th>bits 2..0</th>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
</tr>
</thead>
<tbody>
<tr>
<td>bits 5..3</td>
<td></td>
<td>000</td>
<td>001</td>
<td>010</td>
<td>011</td>
<td>100</td>
<td>101</td>
<td>110</td>
<td>111</td>
</tr>
<tr>
<td>0</td>
<td>000</td>
<td>MADD</td>
<td>MADDU</td>
<td>MUL</td>
<td>α</td>
<td>MSUB</td>
<td>MSUBU</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>1</td>
<td>001</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>2</td>
<td>010</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>3</td>
<td>011</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>4</td>
<td>100</td>
<td>CLZ</td>
<td>CLO</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>5</td>
<td>101</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>6</td>
<td>110</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>7</td>
<td>111</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>SDBBP</td>
</tr>
</tbody>
</table>

### Table 11-6 RegImm Encoding of rt Field

<table>
<thead>
<tr>
<th>rt</th>
<th>bits 20..19</th>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
</tr>
</thead>
<tbody>
<tr>
<td>bits 20..19</td>
<td>000</td>
<td>001</td>
<td>010</td>
<td>011</td>
<td>100</td>
<td>101</td>
<td>110</td>
<td>111</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>00</td>
<td>BLTZ</td>
<td>BGEZ</td>
<td>BLTZL</td>
<td>BGEZL</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>1</td>
<td>01</td>
<td>TGEI</td>
<td>TGEIU</td>
<td>TLTI</td>
<td>TLTIU</td>
<td>TEQI</td>
<td>α</td>
<td>TNEI</td>
<td>α</td>
</tr>
<tr>
<td>2</td>
<td>10</td>
<td>BLTZAL</td>
<td>BGEZAL</td>
<td>BLTZALL</td>
<td>BGEZALL</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>3</td>
<td>11</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
</tbody>
</table>

### Table 11-7 COP0 Encoding of rs Field

<table>
<thead>
<tr>
<th>rs</th>
<th>bits 23..21</th>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
</tr>
</thead>
<tbody>
<tr>
<td>bits 25..24</td>
<td>000</td>
<td>001</td>
<td>010</td>
<td>011</td>
<td>100</td>
<td>101</td>
<td>110</td>
<td>111</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>00</td>
<td>MFCO</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>MTC0</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>1</td>
<td>01</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>10</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>11</td>
<td>CO</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### Table 11-8 COP0 Encoding of Function Field When rs=CO

<table>
<thead>
<tr>
<th>function</th>
<th>bits 2..0</th>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
</tr>
</thead>
<tbody>
<tr>
<td>bits 5..3</td>
<td></td>
<td>000</td>
<td>001</td>
<td>010</td>
<td>011</td>
<td>100</td>
<td>101</td>
<td>110</td>
<td>111</td>
</tr>
<tr>
<td>0</td>
<td>000</td>
<td>α</td>
<td>TLBR</td>
<td>TLBWI</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>TLBWR</td>
<td>α</td>
</tr>
<tr>
<td>1</td>
<td>001</td>
<td>TLBP</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>2</td>
<td>010</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>3</td>
<td>011</td>
<td>ERET</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>DERET</td>
</tr>
<tr>
<td>4</td>
<td>100</td>
<td>WAIT</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>5</td>
<td>101</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>6</td>
<td>110</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
<tr>
<td>7</td>
<td>111</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
<td>α</td>
</tr>
</tbody>
</table>
11.5 Instruction Set

This section describes the core instructions. Table 11-9 lists the instructions in alphabetical order, followed by a detailed description of each instruction.

Table 11-9 Instruction Set

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADD</td>
<td>Integer Add</td>
<td>Rd = Rs + Rt</td>
</tr>
<tr>
<td>ADDI</td>
<td>Integer Add Immediate</td>
<td>Rt = Rs + Immed</td>
</tr>
<tr>
<td>ADDIU</td>
<td>Unsigned Integer Add Immediate</td>
<td>Rt = Rs +t2 Immed</td>
</tr>
<tr>
<td>ADDU</td>
<td>Unsigned Integer Add</td>
<td>Rd = Rs +U1 Rt</td>
</tr>
<tr>
<td>AND</td>
<td>Logical AND</td>
<td>Rd = Rs &amp; Rt</td>
</tr>
<tr>
<td>ANDI</td>
<td>Logical AND Immediate</td>
<td>Rt = Rs &amp; (016</td>
</tr>
<tr>
<td>BEQ</td>
<td>Branch On Equal</td>
<td>if Rs == Rt PC += (int)offset</td>
</tr>
<tr>
<td>BEQL</td>
<td>Branch On Equal Likely</td>
<td>if Rs == Rt PC += (int)offset else Ignore Next Instruction</td>
</tr>
<tr>
<td>BGEZ</td>
<td>Branch on Greater than or Equal To Zero</td>
<td>if !Rs[31] PC += (int)offset</td>
</tr>
<tr>
<td>BGEZAL</td>
<td>Branch on Greater than or Equal To Zero And Link</td>
<td>GPR[31] = PC + 8 if !Rs[31] PC += (int)offset</td>
</tr>
<tr>
<td>BGEZALL</td>
<td>Branch on Greater than or Equal To Zero And Link Likely</td>
<td>GPR[31] = PC + 8 if !Rs[31] PC += (int)offset else Ignore Next Instruction</td>
</tr>
<tr>
<td>BGEZL</td>
<td>Branch on Greater than or Equal To Zero Likely</td>
<td>if !Rs[31] PC += (int)offset else Ignore Next Instruction</td>
</tr>
<tr>
<td>BGTZ</td>
<td>Branch on Greater than Zero</td>
<td>if !Rs[31] &amp; Rs != 0 PC += (int)offset</td>
</tr>
<tr>
<td>BGTZL</td>
<td>Branch on Greater than Zero Likely</td>
<td>if !Rs[31] &amp; Rs != 0 PC += (int)offset else Ignore Next Instruction</td>
</tr>
<tr>
<td>BLEZ</td>
<td>Branch on Less than or equal to Zero</td>
<td>if Rs[31]</td>
</tr>
<tr>
<td>BLEZL</td>
<td>Branch on Less than or equal to Zero Likely</td>
<td>if Rs[31]</td>
</tr>
<tr>
<td>BLTZ</td>
<td>Branch on Less than Zero</td>
<td>if Rs[31] PC += (int)offset</td>
</tr>
<tr>
<td>BLTZAL</td>
<td>Branch on Less than Zero And Link</td>
<td>GPR[31] = PC + 8 if Rs[31] PC += (int)offset</td>
</tr>
</tbody>
</table>
### Table 11-9 Instruction Set (Continued)

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Function</th>
</tr>
</thead>
</table>
| BLTZALL     | Branch on Less Than Zero And Link Likely | GPR[31] = PC + 8  
if Rs[31]  
PC += (int)offset  
else  
Ignore Next Instruction |
| BLTZL       | Branch on Less Than Zero Likely | if Rs[31]  
PC += (int)offset  
else  
Ignore Next Instruction |
| BNE         | Branch on Not Equal | if Rs != Rt  
PC += (int)offset |
| BNEL        | Branch on Not Equal Likely | if Rs != Rt  
PC += (int)offset  
else  
Ignore Next Instruction |
| BREAK       | Breakpoint   | Break Exception |
| CACHE       | Cache Operation | See Cache Description |
| COP0        | Coprocessor 0 Operation | See Coprocessor Description |
| CLO         | Count Leading Ones | Rd = NumLeadingOnes(Rs) |
| CLZ         | Count Leading Zeroes | Rd = NumLeadingZeroes(Rs) |
| DERET       | Return from Debug Exception | PC = DEPC  
Exit Debug Mode |
| DIV         | Divide       | LO = (int)Rs / (int)Rt  
HI = (int)Rs % (int)Rt |
| DIVU        | Unsigned Divide | LO = (uns)Rs / (uns)Rt  
HI = (uns)Rs % (uns)Rt |
| ERET        | Return from Exception | if SR[2]  
PC = ErrorEPC  
else  
PC = EPC  
SR[1] = 0  
SR[2] = 0  
LL = 0 |
| J           | Unconditional Jump | PC = PC[31:28] || offset<<2 |
| JAL         | Jump and Link | GPR[31] = PC + 8  
PC = PC[31:28] || offset<<2 |
| JALR        | Jump and Link Register | Rd = PC + 8  
PC = Rs |
| JR          | Jump Register | PC = Rs |
| LB          | Load Byte    | Rt = (byte)Mem[Rs+offset] |
| LBU         | Unsigned Load Byte | Rt = (ubyte)Mem[Rs+offset] |
| LH          | Load Halfword | Rt = (half)Mem[Rs+offset] |
| LHU         | Unsigned Load Halfword | Rt = (uhalf)Mem[Rs+offset] |
### Table 11-9 Instruction Set (Continued)

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>LL</td>
<td>Load Linked Word</td>
<td>(Rt = \text{Mem}[R_s + \text{offset}]) (LL = 1) (LL\text{Adr} = R_s + \text{offset})</td>
</tr>
<tr>
<td>LUI</td>
<td>Load Upper Immediate</td>
<td>(Rt = \text{immediate} \ll 16)</td>
</tr>
<tr>
<td>LW</td>
<td>Load Word</td>
<td>(Rt = \text{Mem}[R_s + \text{offset}])</td>
</tr>
<tr>
<td>LWL</td>
<td>Load Word Left</td>
<td>(Rt = \text{Mem}[R_s + \text{offset}])</td>
</tr>
<tr>
<td>LWR</td>
<td>Load Word Right</td>
<td>(Rt = \text{Mem}[R_s + \text{offset}])</td>
</tr>
<tr>
<td>MADD</td>
<td>Multiply-Add</td>
<td>(HI, LO += (\text{int})R_s \times (\text{int})R_t)</td>
</tr>
<tr>
<td>MADDU</td>
<td>Multiply-Add Unsigned</td>
<td>(HI, LO += (\text{uns})R_s \times (\text{uns})R_t)</td>
</tr>
<tr>
<td>MFC0</td>
<td>Move From Coprocessor 0</td>
<td>(Rt = \text{CPR}[0, n, \text{sel}] = Rt)</td>
</tr>
<tr>
<td>MFHI</td>
<td>Move From HI</td>
<td>(Rd = HI)</td>
</tr>
<tr>
<td>MFLO</td>
<td>Move From LO</td>
<td>(Rd = LO)</td>
</tr>
<tr>
<td>MOVN</td>
<td>Move Conditional on Not Zero</td>
<td>if GPR[rt] (\neq 0) then GPR[rd] (\leftarrow) GPR[rs]</td>
</tr>
<tr>
<td>MOVZ</td>
<td>Move Conditional on Zero</td>
<td>if GPR[rt] = 0 then GPR[rd] (\leftarrow) GPR[rs]</td>
</tr>
<tr>
<td>MSUB</td>
<td>Multiply-Subtract</td>
<td>(HI, LO -= (\text{int})R_s \times (\text{int})R_t)</td>
</tr>
<tr>
<td>MSUBU</td>
<td>Multiply-Subtract Unsigned</td>
<td>(HI, LO -= (\text{uns})R_s \times (\text{uns})R_t)</td>
</tr>
<tr>
<td>MTC0</td>
<td>Move To Coprocessor 0</td>
<td>(\text{CPR}[0, n] = Rt\ \text{SEL})</td>
</tr>
<tr>
<td>MTHI</td>
<td>Move To HI</td>
<td>(HI = Rs)</td>
</tr>
<tr>
<td>MTLO</td>
<td>Move To LO</td>
<td>(LO = Rs)</td>
</tr>
<tr>
<td>MUL</td>
<td>Multiply with register write</td>
<td>(HI</td>
</tr>
<tr>
<td>MULT</td>
<td>Integer Multiply</td>
<td>(HI</td>
</tr>
<tr>
<td>MULTU</td>
<td>Unsigned Multiply</td>
<td>(HI</td>
</tr>
<tr>
<td>NOR</td>
<td>Logical NOR</td>
<td>(Rd = \neg(R_s</td>
</tr>
<tr>
<td>OR</td>
<td>Logical OR</td>
<td>(Rd = R_s</td>
</tr>
<tr>
<td>ORI</td>
<td>Logical OR Immediate</td>
<td>(Rt = R_s</td>
</tr>
<tr>
<td>PREF</td>
<td>Prefetch</td>
<td>Load Specified Line into Cache</td>
</tr>
<tr>
<td>SB</td>
<td>Store Byte</td>
<td>((\text{byte})\text{Mem}[R_s + \text{offset}] = Rt)</td>
</tr>
<tr>
<td>SC</td>
<td>Store Conditional Word</td>
<td>if (LL = 1) (\text{mem}[R_x \text{offs}] = Rt) (Rt = LL)</td>
</tr>
<tr>
<td>SDBBP</td>
<td>Software Debug Break Point</td>
<td>Trap to SW Debug Handler</td>
</tr>
<tr>
<td>SH</td>
<td>Store Half</td>
<td>((\text{half})\text{Mem}[R_s + \text{offset}] = Rt)</td>
</tr>
<tr>
<td>SLL</td>
<td>Shift Left Logical</td>
<td>(Rd = Rt \ll sa)</td>
</tr>
</tbody>
</table>
### Table 11-9 Instruction Set (Continued)

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>SLLV</td>
<td>Shift Left Logical Variable</td>
<td>Rd = Rt &lt;&lt; Rs[4:0]</td>
</tr>
<tr>
<td>SLT</td>
<td>Set on Less Than</td>
<td>if ((\text{int})\text{Rs} &lt; (\text{int})\text{Rt}) (\text{Rd} = 1) else (\text{Rd} = 0)</td>
</tr>
<tr>
<td>SLTI</td>
<td>Set on Less Than Immediate</td>
<td>if ((\text{int})\text{Rs} &lt; (\text{int})\text{Immed}) (\text{Rt} = 1) else (\text{Rt} = 0)</td>
</tr>
<tr>
<td>SLTIU</td>
<td>Set on Less Than Immediate Unsigned</td>
<td>if ((\text{uns})\text{Rs} &lt; (\text{uns})\text{Immed}) (\text{Rt} = 1) else (\text{Rt} = 0)</td>
</tr>
<tr>
<td>SLTU</td>
<td>Set on Less Than Unsigned</td>
<td>if ((\text{uns})\text{Rs} &lt; (\text{uns})\text{Immed}) (\text{Rd} = 1) else (\text{Rd} = 0)</td>
</tr>
<tr>
<td>SRA</td>
<td>Shift Right Arithmetic</td>
<td>Rd = (\text{int})\text{Rt} &gt;&gt; sa</td>
</tr>
<tr>
<td>SRAV</td>
<td>Shift Right Arithmetic Variable</td>
<td>Rd = (\text{int})\text{Rt} &gt;&gt; Rs[4:0]</td>
</tr>
<tr>
<td>SRL</td>
<td>Shift Right Logical</td>
<td>Rd = (\text{uns})\text{Rt} &gt;&gt; sa</td>
</tr>
<tr>
<td>SRLV</td>
<td>Shift Right Logical Variable</td>
<td>Rd = (\text{uns})\text{Rt} &gt;&gt; Rs[4:0]</td>
</tr>
<tr>
<td>SSNOP</td>
<td>Superscalar Inhibit No Operation</td>
<td></td>
</tr>
<tr>
<td>SUB</td>
<td>Integer Subtract</td>
<td>Rt = (\text{int})\text{Rs} - (\text{int})\text{Rd}</td>
</tr>
<tr>
<td>SUBU</td>
<td>Unsigned Subtract</td>
<td>Rt = (\text{uns})\text{Rs} - (\text{uns})\text{Rd}</td>
</tr>
<tr>
<td>SW</td>
<td>Store Word</td>
<td>\text{Mem}[\text{Rs}+\text{offset}] = \text{Rt}</td>
</tr>
<tr>
<td>SWL</td>
<td>Store Word Left</td>
<td></td>
</tr>
<tr>
<td>SWR</td>
<td>Store Word Right</td>
<td></td>
</tr>
<tr>
<td>SYNC</td>
<td>Synchronize</td>
<td></td>
</tr>
<tr>
<td>SYSCALL</td>
<td>System Call</td>
<td>SystemCallException</td>
</tr>
<tr>
<td>TEQ</td>
<td>Trap if Equal</td>
<td>if Rs == Rt TrapException</td>
</tr>
<tr>
<td>TEQI</td>
<td>Trap if Equal Immediate</td>
<td>if Rs == (\text{int})\text{Immed} TrapException</td>
</tr>
<tr>
<td>TGE</td>
<td>Trap if Greater Than or Equal</td>
<td>if ((\text{int})\text{Rs} &gt;= (\text{int})\text{Rt}) TrapException</td>
</tr>
<tr>
<td>TGEI</td>
<td>Trap if Greater Than or Equal Immediate</td>
<td>if ((\text{int})\text{Rs} &gt;= (\text{int})\text{Immed}) TrapException</td>
</tr>
<tr>
<td>TGEIU</td>
<td>Trap if Greater Than or Equal Immediate Unsigned</td>
<td>if ((\text{uns})\text{Rs} &gt;= (\text{uns})\text{Immed}) TrapException</td>
</tr>
<tr>
<td>TGEU</td>
<td>Trap if Greater Than or Equal Unsigned</td>
<td>if ((\text{uns})\text{Rs} &gt;= (\text{uns})\text{Rt}) TrapException</td>
</tr>
<tr>
<td>TLBWI</td>
<td>Write Indexed TLB Entry</td>
<td></td>
</tr>
</tbody>
</table>
### Table 11-9 Instruction Set (Continued)

<table>
<thead>
<tr>
<th>Instruction</th>
<th>Description</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLBWR</td>
<td>Write Random TLB Entry</td>
<td></td>
</tr>
<tr>
<td>TLBP</td>
<td>Probe TLB for Matching Entry</td>
<td></td>
</tr>
<tr>
<td>TLBR</td>
<td>Read Index for TLB Entry</td>
<td></td>
</tr>
<tr>
<td>TLT</td>
<td>Trap if Less Than</td>
<td>if (int)Rs &lt; (int)Rt TrapException</td>
</tr>
<tr>
<td>TLTI</td>
<td>Trap if Less Than Immediate</td>
<td>if (int)Rs &lt; (int)Immed TrapException</td>
</tr>
<tr>
<td>TLTIU</td>
<td>Trap if Less Than Immediate Unsigned</td>
<td>if (uns)Rs &lt; (uns)Immed TrapException</td>
</tr>
<tr>
<td>TLTU</td>
<td>Trap if Less Than Unsigned</td>
<td>if (uns)Rs &lt; (uns)Rt TrapException</td>
</tr>
<tr>
<td>TNE</td>
<td>Trap if Not Equal</td>
<td>if Rs != Rt TrapException</td>
</tr>
<tr>
<td>TNEI</td>
<td>Trap if Not Equal Immediate</td>
<td>if Rs != (int)Immed TrapException</td>
</tr>
<tr>
<td>WAIT</td>
<td>Wait for Interrupts</td>
<td>Stall until interrupt occurs</td>
</tr>
<tr>
<td>XOR</td>
<td>Exclusive OR</td>
<td>Rd = Rs ^ Rt</td>
</tr>
<tr>
<td>XORI</td>
<td>Exclusive OR Immediate</td>
<td>Rt = Rs ^ (uns)Immed</td>
</tr>
</tbody>
</table>
### Add Word

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td>ADD</td>
<td>100000</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Format:
ADD rd, rs, rt

#### Purpose:
To add 32-bit integers. If an overflow occurs, then trap.

#### Description:
rd ← rs + rt

The 32-bit word value in GPR rt is added to the 32-bit value in GPR rs to produce a 32-bit result.

- If the addition results in 32-bit 2’s complement arithmetic overflow, the destination register is not modified and an Integer Overflow exception occurs.
- If the addition does not overflow, the 32-bit result is placed into GPR rd.

#### Restrictions:
None

#### Operation:

```plaintext
temp ← (GPR[rs]31||GPR[rs]31..0) + (GPR[rt]31||GPR[rt]31..0)
if temp32 ≠ temp31 then
    SignalException(IntegerOverflow)
else
    GPR[rd] ← temp
endif
```

#### Exceptions:
Integer Overflow

#### Programming Notes:
ADDU performs the same arithmetic operation but does not trap on overflow.
Add Immediate Word

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADDI</td>
<td>rs</td>
<td>rt</td>
<td>immediate</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>001000</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** ADDI rt, rs, immediate

**Purpose:**
To add a constant to a 32-bit integer. If overflow occurs, then trap.

**Description:** rd ← rs + immediate

The 16-bit signed immediate is added to the 32-bit value in GPR rs to produce a 32-bit result.

- If the addition results in 32-bit 2’s complement arithmetic overflow, the destination register is not modified and an Integer Overflow exception occurs.
- If the addition does not overflow, the 32-bit result is placed into GPR rt.

**Restrictions:**
None

**Operation:**

```
temp ← (GPR[rs]31 || GPR[rs]31..0) + sign_extend(immediate)
if temp32 ≠ temp31 then
    SignalException(IntegerOverflow)
else
    GPR[rt] ← temp
endif
```

**Exceptions:**

Integer Overflow

**Programming Notes:**
ADDIU performs the same arithmetic operation but does not trap on overflow.
Add Immediate Unsigned Word

Format: ADDIU rt, rs, immediate

Purpose:
To add a constant to a 32-bit integer

Description: rd ← rs + immediate
The 16-bit signed immediate is added to the 32-bit value in GPR rs and the 32-bit arithmetic result is placed into GPR rt.
No Integer Overflow exception occurs under any circumstances.

Restrictions:
None

Operation:

\[
\text{temp} \leftarrow \text{GPR}[rs] + \text{sign\_extend}(\text{immediate}) \\
\text{GPR}[rt] \leftarrow \text{temp}
\]

Exceptions:
None

Programming Notes:
The term “unsigned” in the instruction name is a misnomer; this operation is 32-bit modulo arithmetic that does not trap on overflow. This instruction is appropriate for unsigned arithmetic, such as address arithmetic, or integer arithmetic environments that ignore overflow, such as C language arithmetic.
### Add Unsigned Word

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td>ADDU</td>
<td>100001</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** ADDU rd, rs, rt

**Purpose:** To add 32-bit integers

**Description:** rd ← rs + rt

The 32-bit word value in GPR rt is added to the 32-bit value in GPR rs and the 32-bit arithmetic result is placed into GPR rd.

No Integer Overflow exception occurs under any circumstances.

**Restrictions:**

None

**Operation:**

\[
\text{temp} \leftarrow \text{GPR[rs]} + \text{GPR[rt]}
\]

\[
\text{GPR[rd]} \leftarrow \text{temp}
\]

**Exceptions:**

None

**Programming Notes:**

The term "unsigned" in the instruction name is a misnomer; this operation is 32-bit modulo arithmetic that does not trap on overflow. This instruction is appropriate for unsigned arithmetic, such as address arithmetic, or integer arithmetic environments that ignore overflow, such as C language arithmetic.
**And**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>AND</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  
AND rd, rs, rt

**Purpose:**  
To do a bitwise logical AND

**Description:**  
rd ← rs AND rt  
The contents of GPR rs are combined with the contents of GPR rt in a bitwise logical AND operation. The result is placed into GPR rd.

**Restrictions:**  
None

**Operation:**  
GPR[rd] ← GPR[rs] and GPR[rt]

**Exceptions:**  
None
And Immediate

<table>
<thead>
<tr>
<th>Format:</th>
<th>ANDI rt, rs, immediate</th>
</tr>
</thead>
<tbody>
<tr>
<td>Purpose:</td>
<td>To do a bitwise logical AND with a constant</td>
</tr>
<tr>
<td>Description:</td>
<td>rt ← rs AND immediate</td>
</tr>
<tr>
<td>Restrictions:</td>
<td>None</td>
</tr>
<tr>
<td>Operation:</td>
<td>GPR[rt] ← GPR[rs] and zero_extend(immediate)</td>
</tr>
<tr>
<td>Exceptions:</td>
<td>None</td>
</tr>
</tbody>
</table>
Unconditional Branch

<table>
<thead>
<tr>
<th>Bit</th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>BEQ</td>
<td>000100</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>offset</td>
</tr>
</tbody>
</table>

Format: $B$ offset

Purpose:
To do an unconditional branch

Description: branch

$B$ offset is the assembly idiom used to denote an unconditional branch. The actual instruction is interpreted by the hardware as BEQ r0, r0, offset.

An 18-bit signed offset (the 16-bit $offset$ field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

Restrictions:
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:

I: \[ \text{target\_offset} \leftarrow \text{sign\_extend}(\text{offset} \ | | 0^2) \]
I+1: \[ \text{PC} \leftarrow \text{PC} + \text{target\_offset} \]

Exceptions:
None

Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ±128 Kbytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
Branch and Link

<table>
<thead>
<tr>
<th>REGIMM</th>
<th>000001</th>
<th>00000</th>
<th>BGEZAL</th>
<th>000001</th>
<th>( \text{offset} )</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>26</td>
<td>25</td>
<td>21</td>
<td>20</td>
<td>16</td>
</tr>
</tbody>
</table>

**Format:** \( \text{BAL } rs, \text{ offset} \)  

**Assembly Idiom**  

**Purpose:**  
To do an unconditional PC-relative procedure call

**Description:** procedure\_call

BAL offset is the assembly idiom used to denote an unconditional branch. The actual instruction is interpreted by the hardware as BGEZAL \( r0, \text{ offset} \).

Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

**Restrictions:**

Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

GPR 31 must not be used for the source register \( rs \), because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is **UNPREDICTABLE**. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

**Operation:**

\[
\begin{align*}
\text{I:} & \quad \text{target\_offset} \leftarrow \text{sign\_extend} (\text{offset} \mid |0^2) \\
& \quad \text{GPR}[31] \leftarrow \text{PC} + 8 \\
\text{I+1:} & \quad \text{PC} \leftarrow \text{PC} + \text{target\_offset}
\end{align*}
\]

**Exceptions:**
None

**Programming Notes:**

With the 18-bit signed instruction offset, the conditional branch range is \( \pm 128 \text{ KBytes} \). Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.
Branch on Equal

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>BEQ</td>
<td>000100</td>
<td>rs</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** \texttt{BEQ rs, rt, offset}

**Purpose:**
To compare GPRs then do a PC-relative conditional branch

**Description:** if \( rs = rt \) then branch

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR \( rs \) and GPR \( rt \) are equal, branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is \textbf{UNPREDICTABLE} if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

\begin{verbatim}
I:  target_offset ← sign_extend(offset || 0²)
    condition ← (GPR[rs] = GPR[rt])

I+1: if condition then
      PC ← PC + target_offset
      endif
\end{verbatim}

**Exceptions:**
None

**Programming Notes:**

With the 18-bit signed instruction offset, the conditional branch range is ±128 Kbytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

BEQ r0, r0 offset, expressed as B offset, is the assembly idiom used to denote an unconditional branch.
Branch on Equal Likely

**Format:** BEQL rs, rt, offset

**Purpose:**
To compare GPRs then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

**Description:** if rs = rt then branch Likely

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs and GPR rt are equal, branch to the target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

```
I:  target_offset ← sign_extend(offset || 0²)
    condition ← (GPR[rs] = GPR[rt])
I+1: if condition then
    PC ← PC + target_offset
else
    NullifyCurrentInstruction()
endif
```

**Exceptions:**
None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.
Branch on Greater Than or Equal to Zero

**BGEZ**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>REGIMM</td>
<td>rs</td>
<td>BGEZ</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000001</td>
<td>5</td>
<td>0001</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** BGEZ rs, offset

**Purpose:**
To test a GPR then do a PC-relative conditional branch

**Description:** if rs ≥ 0 then branch
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.
If the contents of GPR rs are greater than or equal to zero (sign bit is 0), branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

I:  
target_offset ← sign_extend(offset || 0^2)  
condition ← GPR[rs] ≥ 0^GPRLEN  
I+1:  
if condition then  
  PC ← PC + target_offset  
endif

**Exceptions:**
None

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
Branch on Greater Than or Equal to Zero and Link

**Format:**  
BGEZAL rs, offset

**Purpose:**  
To test a GPR then do a PC-relative conditional procedure call

**Description:**  
if rs ≥ 0 then procedure_call

Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are greater than or equal to zero (sign bit is 0), branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**  
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

GPR 31 must not be used for the source register rs, because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is **UNPREDICTABLE**. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

**Operation:**  

| I: | target_offset ← sign_extend(offset || 0^2) |
| condition ← GPR[rs] ≥ 0^GPRLEN |
| GPR[31] ← PC + 8 |

| I+1: | if condition then |
| PC ← PC + target_offset |
| endif |

**Exceptions:**  
None

**Programming Notes:**  
With the 18-bit signed instruction offset, the conditional branch range is ±128 KBytes. Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.

BGEZAL r0, offset, expressed as BAL offset, is the assembly idiom used to denote a PC-relative branch and link. BAL is used in a manner similar to JAL, but provides PC-relative addressing and a more limited target PC range.
### Branch on Greater Than or Equal to Zero and Link Likely

**BGEZALL**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>000001</td>
<td>rs</td>
<td>BGEZALL</td>
<td>1001</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Format:

BGEZALL rs, offset

#### Purpose:

To test a GPR then do a PC-relative conditional procedure call; execute the delay slot only if the branch is taken.

#### Description:

if rs \geq 0 then procedure_call_likely

Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are greater than or equal to zero (sign bit is 0), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

#### Restrictions:

GPR 31 must not be used for the source register rs, because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is **UNPREDICTABLE**. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

#### Operation:

```
I:   target_offset <- sign_extend(offset || 0^2)
    condition <- GPR[rs] \geq 0^GPRLEN
    GPR[31] <- PC + 8
I+1: if condition then
      PC <- PC + target_offset
    else
      NullifyCurrentInstruction()
    endif
```

#### Exceptions:

None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.
Branch on Greater Than or Equal to Zero Likely  

**BGEZL**

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>REGIMM</td>
<td>000001</td>
<td>rs</td>
<td>BGEZL</td>
<td>00011</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  
BGEZL rs, offset

**MIPS32**

**Purpose:**
To test a GPR then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

**Description:** if rs ≥ 0 then branch likely

An 18-bit signed offset (the 16-bit `offset` field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are greater than or equal to zero (sign bit is 0), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

\[
\begin{align*}
I: & \quad \text{target\_offset} \leftarrow \text{sign\_extend}(\text{offset} \mid 0^2) \\
& \quad \text{condition} \leftarrow \text{GPR}[rs] \geq \text{GPRLEN} \\
I+1: & \quad \text{if condition then} \\
& \quad \quad \text{PC} \leftarrow \text{PC} + \text{target\_offset} \\
& \quad \quad \text{else} \\
& \quad \quad \quad \text{NullifyCurrentInstruction()} \\
& \quad \quad \text{endif}
\end{align*}
\]

**Exceptions:**
None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.
Branch on Greater Than Zero

BGTZ

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>BGTZ</td>
<td>rs</td>
<td>0</td>
<td>0000</td>
<td>Offset</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

31 26 25 21 20 16 15 0

**Format:** BGTZ rs, offset

**MIPS32**

**Purpose:**
To test a GPR then do a PC-relative conditional branch

**Description:** if rs > 0 then branch

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are greater than zero (sign bit is 0 but value not zero), branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

**I:**

```
target_offset ← sign_extend(offset || 0^2)
```

**I+1:**

```
condition ← GPR[rs] > 0^GPRLEN
if condition then
    PC ← PC + target_offset
endif
```

**Exceptions:**
None

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
**Branch on Greater Than Zero Likely**  

<table>
<thead>
<tr>
<th>Format:</th>
<th>BGTZL rs, offset</th>
<th>MIPS32</th>
</tr>
</thead>
</table>

**Purpose:**
To test a GPR then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

**Description:** if rs > 0 then branch Likely
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.
If the contents of GPR rs are greater than zero (sign bit is 0 but value not zero), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

```
I:  target_offset ← sign_extend(offset || 0^2)  
    condition ← GPR[rs] > 0^GPRLEN  
I+1: if condition then  
      PC ← PC + target_offset  
      NullifyCurrentInstruction()  
    else  
      endif
```

**Exceptions:**
None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.
Branch on Less Than or Equal to Zero

### BLEZ

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>BLEZ</td>
<td>rs</td>
<td>0</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>00110</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** BLEZ rs, offset

**Purpose:**
To test a GPR then do a PC-relative conditional branch

**Description:** if rs ≤ 0 then branch

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are less than or equal to zero (sign bit is 1 or value is zero), branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

```
I:   target_offset ← sign_extend(offset || 0^2)
     condition ← GPR[rs] ≤ 0^GPRLEN
I+1: if condition then
     PC ← PC + target_offset
     endif
```

**Exceptions:**
None

**Programming Notes:**

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
Branch on Less Than or Equal to Zero Likely

Format: \texttt{BLEZL \texttt{rs, offset}}

Purpose:
To test a GPR then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

Description:
if rs \leq 0 then branch\_likely

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR \texttt{rs} are less than or equal to zero (sign bit is 1 or value is zero), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

Restrictions:
Processor operation is \textbf{UNPREDICTABLE} if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:

\begin{verbatim}
I:   target_offset ← sign_extend(offset || 0^2)
    condition ← GPR[rs] ≤ 0^GPRLEN
I+1: if condition then
      PC ← PC + target_offset
    else
      NullifyCurrentInstruction()
endif
\end{verbatim}

Exceptions:
None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ±128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.
### Branch on Less Than Zero

#### Format: \texttt{BLTZ rs, offset}

#### Purpose:
To test a GPR then do a PC-relative conditional branch

#### Description:
\text{if } rs < 0 \text{ then branch}

An 18-bit signed offset (the 16-bit \textit{offset} field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR \textit{rs} are less than zero (sign bit is 1), branch to the effective target address after the instruction in the delay slot is executed.

#### Restrictions:
Processor operation is \textbf{UNPREDICTABLE} if a branch, jump, ERET, DERET, or \texttt{WAIT} instruction is placed in the delay slot of a branch or jump.

#### Operation:
\begin{align*}
\text{I:} & \quad \text{target\_offset} & \leftarrow & \text{sign\_extend(}\text{offset} \ || \ 0^2\text{)} \\
& \quad \text{condition} & \leftarrow & \text{GPR[}rs\text{]} < \text{0}^{\text{GPRLEN}} \\
\text{I+1:} & \quad \text{if condition then} \\
& & & \text{PC} \leftarrow \text{PC} + \text{target\_offset} \\
& & & \text{endif}
\end{align*}

#### Exceptions:
None

#### Programming Notes:
With the 18-bit signed instruction offset, the conditional branch range is \pm 128 KBytes. Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.
Branch on Less Than Zero and Link

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>REGIMM</td>
<td>rs</td>
<td>BLTZAL</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000001</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>10000</td>
<td>16</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** \texttt{BLTZAL rs, offset} \hspace*{1cm} \textbf{MIPS32}

**Purpose:**
To test a GPR then do a PC-relative conditional procedure call

**Description:** if \( rs < 0 \) then procedure call
Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

An 18-bit signed offset (the 16-bit \texttt{offset} field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR \( rs \) are less than zero (sign bit is 1), branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
GPR 31 must not be used for the source register \( rs \), because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is UNPREDICTABLE. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or \texttt{WAIT} instruction is placed in the delay slot of a branch or jump.

**Operation:**

\[ I: \quad \text{target\_offset} \leftarrow \text{sign\_extend}(\text{offset} \mathbin{|} 0^2) \]
\[ \text{condition} \leftarrow \text{GPR}[rs] < 0^\text{GPRLEN} \]
\[ \text{GPR}[31] \leftarrow \text{PC} + 8 \]

\[ I+1: \quad \text{if condition then} \]
\[ \text{PC} \leftarrow \text{PC} + \text{target\_offset} \]
\[ \text{endif} \]

**Exceptions:**
None

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is \pm 128 \text{KBytes}. Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.
Branch on Less Than Zero and Link Likely

**BLTZALL**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>REGIMM</td>
<td>rs</td>
<td>BLTZALL</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000001</td>
<td>5</td>
<td>10010</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** BLTZALL rs, offset

**MIPS32**

**Purpose:**
To test a GPR then do a PC-relative conditional procedure call; execute the delay slot only if the branch is taken.

**Description:** if rs < 0 then procedure_call_likely

Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are less than zero (sign bit is 1), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
GPR 31 must not be used for the source register rs, because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is UNPREDICTABLE. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

**I:**

\[ \text{target\_offset} \leftarrow \text{sign\_extend}(\text{offset} \ || \ 0^2) \]

\[ \text{condition} \leftarrow \text{GPR}[rs] < 0^{\text{GPRLEN}} \]

\[ \text{GPR}[31] \leftarrow \text{PC} + 8 \]

**I+1:**

if condition then

\[ \text{PC} \leftarrow \text{PC} + \text{target\_offset} \]

else

NullifyCurrentInstruction()
endif

**Exceptions:**

None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump and link (JAL) or jump and link register (JALR) instructions for procedure calls to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.
Branch on Less Than Zero Likely

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>REGIMM 000001</td>
<td>rs</td>
<td>BLTZL 00010</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** BLTZL rs, offset

**MIPS32**

**Purpose:**
To test a GPR then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

**Description:** if rs < 0 then branch likely

An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs are less than zero (sign bit is 1), branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

**I:**

```
target_offset ← sign_extend(offset || 0^2)
condition ← GPR[rs] < 0^GPRLEN
```

**I+1:**

```
if condition then
    PC ← PC + target_offset
else
    NullifyCurrentInstruction()
endif
```

**Exceptions:**
None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ±128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.
Branch on Not Equal

<table>
<thead>
<tr>
<th>31 26 25 21 20 16 15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>BNE 000101</td>
<td></td>
</tr>
<tr>
<td>rs  5</td>
<td>rt  5</td>
</tr>
</tbody>
</table>

**Format:**  BNE rs, rt, offset  

**Purpose:**
To compare GPRs then do a PC-relative conditional branch

**Description:** if rs ≠ rt then branch
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.

If the contents of GPR rs and GPR rt are not equal, branch to the effective target address after the instruction in the delay slot is executed.

**Restrictions:**
Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

I:  
\[
\text{target_offset} \leftarrow \text{signExtend} (\text{offset} || 0^2)
\]
\[
\text{condition} \leftarrow (\text{GPR}[rs] \neq \text{GPR}[rt])
\]

I+1:  if condition then
\[
\text{PC} \leftarrow \text{PC} + \text{target_offset}
\]
endif

**Exceptions:**
None

**Programming Notes:**
With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.
Branch on Not Equal Likely

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>BNEL</td>
<td>rs</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>010101</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format: BNEL rs, rt, offset

Purpose:
To compare GPRs then do a PC-relative conditional branch; execute the delay slot only if the branch is taken.

Description: if rs ≠ rt then branch_likely
An 18-bit signed offset (the 16-bit offset field shifted left 2 bits) is added to the address of the instruction following the branch (not the branch itself), in the branch delay slot, to form a PC-relative effective target address.
If the contents of GPR rs and GPR rt are not equal, branch to the effective target address after the instruction in the delay slot is executed. If the branch is not taken, the instruction in the delay slot is not executed.

Restrictions:
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:
I: target_offset ← sign_extend(offset || 0^2)
   condition ← (GPR[rs] ≠ GPR[pt])
I+1: if condition then
      PC ← PC + target_offset
   else
      NullifyCurrentInstruction()
   endif

Exceptions:
None
Programming Notes:

With the 18-bit signed instruction offset, the conditional branch range is ± 128 KBytes. Use jump (J) or jump register (JR) instructions to branch to addresses outside this range.

Software is strongly encouraged to avoid the use of the Branch Likely instructions, as they will be removed from a future revision of the MIPS Architecture.
### Breakpoint

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>code</td>
<td>BREAK</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td></td>
<td>001101</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** BREAK

**Purpose:**
To cause a Breakpoint exception

**Description:**
A breakpoint exception occurs, immediately and unconditionally transferring control to the exception handler. The code field is available for use as software parameters, but is retrieved by the exception handler only by loading the contents of the memory word containing the instruction.

**Restrictions:**
None

**Operation:**

```plaintext
SignalException(Breakpoint)
```

**Exceptions:**
Breakpoint
Perform Cache Operation

<table>
<thead>
<tr>
<th>Operation Requires an Address</th>
<th>Type of Cache</th>
<th>Usage of Effective Address</th>
</tr>
</thead>
<tbody>
<tr>
<td>Physical</td>
<td></td>
<td>The effective address is translated by the MMU to a physical address. The physical address is then used to address the cache</td>
</tr>
</tbody>
</table>
| N/A                          | Physical      | The effective address is translated by the MMU to a physical address. It is implementation dependent whether the effective address or the translated physical address is used to index the cache. Assuming that the total cache size in bytes is CS, the associativity is A, and the number of bytes per tag is BPT, the following calculations give the fields of the address which specify the way and the index:

\[
\begin{align*}
\text{OffsetBit} & \leftarrow \log_2(BPT) \\
\text{IndexBit} & \leftarrow \log_2(\frac{CS}{A}) \\
\text{WayBit} & \leftarrow \text{IndexBit} + \text{Ceiling}(\log_2(A)) \\
\text{Way} & \leftarrow \text{Addr}_{\text{WayBit}-1..\text{IndexBit}} \\
\text{Index} & \leftarrow \text{Addr}_{\text{IndexBit}-1..\text{OffsetBit}}
\end{align*}
\]

For a direct-mapped cache, the Way calculation is ignored and the Index value fully specifies the cache tag. This is shown symbolically in the figure below.
A TLB Refill and TLB Invalid (both with cause code equal TLBL) exception can occur on any operation. For index operations (where the address is used to index the cache but need not match the cache tag) software should use unmapped addresses to avoid TLB exceptions. This instruction never causes TLB Modified exceptions nor TLB Refill exceptions with a cause code of TLBS, nor data Watch exceptions.

A Cache Error exception may occur as a byproduct of some operations performed by this instruction. For example, if a Writeback operation detects a cache or bus error during the processing of the operation, that error is reported via a Cache Error exception. Similarly, a Bus Error Exception may occur if a bus operation invoked by this instruction is terminated in an error.

Bits [17:16] of the instruction specify the cache on which to perform the operation, as follows:

<table>
<thead>
<tr>
<th>Code</th>
<th>Name</th>
<th>Cache</th>
</tr>
</thead>
<tbody>
<tr>
<td>2#00</td>
<td>I</td>
<td>Primary Instruction</td>
</tr>
<tr>
<td>2#01</td>
<td>D</td>
<td>Primary Data</td>
</tr>
<tr>
<td>2#10</td>
<td>T</td>
<td>Not supported</td>
</tr>
<tr>
<td>2#11</td>
<td>S</td>
<td>Not supported</td>
</tr>
</tbody>
</table>

Bits [20:18] of the instruction specify the operation to perform. On Index Load Tag operations, the specific word that is addressed is loaded into the DataLo register. All other cache instructions are line-based and the word and byte indexes will not affect their operation.
Table 11-12 Encoding of Bits [20:18] of the CACHE Instruction

<table>
<thead>
<tr>
<th>Code</th>
<th>Caches</th>
<th>Name</th>
<th>Effective Address Operand Type</th>
<th>Operation</th>
<th>Implemented?</th>
</tr>
</thead>
<tbody>
<tr>
<td>2#000</td>
<td>I</td>
<td>Index Invalidate</td>
<td>Index</td>
<td>Set the state of the cache block at the specified index to invalid. This encoding may be used by software to invalidate the entire instruction cache by stepping through all valid indices.</td>
<td>Yes</td>
</tr>
<tr>
<td>2#000</td>
<td>D</td>
<td>Index Invalidate</td>
<td>Index</td>
<td>Set the state of the cache block at the specified index to invalid. This encoding may be used by software to invalidate the entire data cache by stepping through all valid indices. Note that Index Store Tag should be used to initialize the cache at powerup.</td>
<td>Yes</td>
</tr>
<tr>
<td></td>
<td>S, T</td>
<td>Reserved</td>
<td>Index</td>
<td></td>
<td>No</td>
</tr>
<tr>
<td>2#001</td>
<td>I,D</td>
<td>Index Load Tag</td>
<td>Index</td>
<td>Read the tag for the cache block at the specified index into the TagLo Coprocessor 0 register. Also read the data corresponding to the byte index into the DataLo register.</td>
<td>Yes</td>
</tr>
<tr>
<td>2#010</td>
<td>I,D</td>
<td>Index Store Tag</td>
<td>Index</td>
<td>Write the tag for the cache block at the specified index from the TagLo Coprocessor 0 register. This encoding may be used by software to initialize the entire instruction of data caches by stepping through all valid indices. Doing so requires that the TagLo and TagHi registers associated with the cache be initialized first.</td>
<td>Yes</td>
</tr>
<tr>
<td>2#011</td>
<td>All</td>
<td>Reserved</td>
<td>Unspecified</td>
<td>Executed as a no-op.</td>
<td>No</td>
</tr>
</tbody>
</table>
### Table 11-12 Encoding of Bits [20:18] of the CACHE Instruction

<table>
<thead>
<tr>
<th>Code</th>
<th>Caches</th>
<th>Name</th>
<th>Effective Address Operand Type</th>
<th>Operation</th>
<th>Implemented?</th>
</tr>
</thead>
<tbody>
<tr>
<td>2#100</td>
<td>I, D</td>
<td>Hit Invalidate</td>
<td>Address</td>
<td>If the cache block contains the specified address, set the state of the cache block to invalid.</td>
<td>Yes</td>
</tr>
<tr>
<td></td>
<td>S, T</td>
<td>Reserved</td>
<td>Address</td>
<td>This encoding may be used by software to invalidate a range of addresses from the instruction cache by stepping through the address range by the line size of the cache.</td>
<td>No</td>
</tr>
<tr>
<td>2#101</td>
<td>I</td>
<td>Fill</td>
<td>Address</td>
<td>Fill the cache from the specified address. The cache line is refetched even if it is already in the cache.</td>
<td>Yes</td>
</tr>
<tr>
<td></td>
<td>D</td>
<td>Hit Invalidate</td>
<td>Address</td>
<td>If the cache block contains the specified address, set the state of the cache block to invalid.</td>
<td>Yes</td>
</tr>
<tr>
<td></td>
<td>S, T</td>
<td>Reserved</td>
<td>Address</td>
<td>This encoding may be used by software to invalidate a range of addresses from the data cache by stepping through the address range by the line size of the cache.</td>
<td>No</td>
</tr>
<tr>
<td>2#110</td>
<td>D</td>
<td>Reserved</td>
<td>Address</td>
<td>Executed as a no-op.</td>
<td>No</td>
</tr>
<tr>
<td></td>
<td>S, T</td>
<td>Reserved</td>
<td>Address</td>
<td></td>
<td>No</td>
</tr>
<tr>
<td>2#111</td>
<td>I,D</td>
<td>Fetch and Lock</td>
<td>Address</td>
<td>If the cache does not contain the entire line at the specified address, it is fetched from memory, and the state is set to locked. If the cache already contains the line, set the state to locked. The lock state may be cleared by executing an Index Invalidate or Hit Invalidate operation to the locked line, or via an Index Store Tag operation to the line that clears the lock bit.</td>
<td>Yes</td>
</tr>
</tbody>
</table>
Restrictions:
The operation of this instruction is **UNDEFINED** for any operation/cache combination that is not implemented.
The operation of this instruction is **UNDEFINED** if the operation requires an address, and that address is uncacheable.

Operation:
- \( v\text{Addr} \leftarrow GPR[\text{base}] + \text{sign}_\text{extend}(\text{offset}) \)
- \((p\text{Addr}, \text{uncached}) \leftarrow \text{AddressTranslation}(v\text{Addr}, \text{DataReadReference}) \)
- CacheOp(op, v\text{Addr}, p\text{Addr})

Exceptions:
- TLB Refill Exception.
- TLB Invalid Exception
- Coprocessor Unusable Exception
## Count Leading Ones in Word

<table>
<thead>
<tr>
<th>GPR</th>
<th>Bits</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>rs</td>
<td>31..0</td>
<td>Count the number of leading ones in a word</td>
</tr>
<tr>
<td>rt</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>rd</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>CLO</td>
<td>100001</td>
<td></td>
</tr>
<tr>
<td>SPECIAL2</td>
<td>011100</td>
<td></td>
</tr>
</tbody>
</table>

**Format:**
CLO rd, rs

**Purpose:**
To Count the number of leading ones in a word

**Description:**
```
rd ← count_leading_ones rs
```

Bits 31..0 of GPR rs are scanned from most significant to least significant bit. The number of leading ones is counted and the result is written to GPR rd. If all of bits 31..0 were set in GPR rs, the result written to GPR rd is 32.

**Restrictions:**
To be compliant with the MIPS32 and MIPS64 Architecture, software must place the same GPR number in both the rt and rd fields of the instruction. The operation of the instruction is **UNPREDICTABLE** if the rt and rd fields of the instruction contain different values.

**Operation:**
```
temp ← 32
for i in 31 .. 0
    if GPR[rs]i = 0 then
        temp ← 31 - i
        break
    endif
endfor
GPR[rd] ← temp
```

**Exceptions:**
None
Count Leading Zeros in Word

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SPECIAL2</strong></td>
<td><strong>rs</strong></td>
<td><strong>rt</strong></td>
<td><strong>rd</strong></td>
<td><strong>0</strong></td>
<td><strong>CLZ</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>011100</td>
<td></td>
<td></td>
<td></td>
<td>00000</td>
<td>100000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** CLZ rd, rs

**Purpose**
Count the number of leading zeros in a word

**Description:** rd ← count_leading_zeros rs

Bits 31..0 of GPR rs are scanned from most significant to least significant bit. The number of leading zeros is counted and the result is written to GPR rd. If no bits were set in GPR rs, the result written to GPR rt is 32.

**Restrictions:**
To be compliant with the MIPS32 and MIPS64 Architecture, software must place the same GPR number in both the rt and rd fields of the instruction. The operation of the instruction is UNPREDICTABLE if the rt and rd fields of the instruction contain different values.

**Operation:**

```plaintext
temp ← 32
for i in 31 .. 0
    if GPR[rs]_i = 1 then
        temp ← 31 - i
        break
    endif
endfor
GPR[rd] ← temp
```

**Exceptions:**
None
**Debug Exception Return**

<table>
<thead>
<tr>
<th>COP0</th>
<th>CO</th>
<th>DEPC</th>
<th>DERET</th>
</tr>
</thead>
<tbody>
<tr>
<td>010000</td>
<td>1</td>
<td>000 0000 0000 0000 0000</td>
<td>011111</td>
</tr>
</tbody>
</table>

**Format:** DERET

**Purpose:**
To Return from a debug exception.

**Description:**
DERET returns from Debug Mode and resumes non-debug execution at the instruction whose address is contained in the DEPC register. DERET does not execute the next instruction (i.e. it has no delay slot).

**Restrictions:**
A DERET placed between an LL and SC instruction does not cause the SC to fail.
If the DEPC register with the return address for the DERET was modified by an MTC0 or a DMTC0 instruction, a CP0 hazard hazard exists that must be removed via software insertion of the appropriate number of SSNOP instructions.
The DERET instruction implements a software barrier for all changes in the CP0 state that could affect the fetch and decode of the instruction at the PC to which the DERET returns, such as changes to the effective ASID, user-mode state, and addressing mode.
This instruction is legal only if the processor is executing in Debug Mode. The operation of the processor is UNDEFINED if a DERET is executed in the delay slot of a branch or jump instruction.
Operation:

\[
\begin{align*}
\text{DebugDM} & \leftarrow 0 \\
\text{DebugEXI} & \leftarrow 0 \\
\text{if IsMIPS16Implemented()} & \text{ then} \\
\quad \text{PC} & \leftarrow \text{DEPC}_{31\ldots1} \parallel 0 \\
\quad \text{ISAMode} & \leftarrow 0 \parallel \text{DEPC}_0 \\
\text{else} \\
\quad \text{PC} & \leftarrow \text{DEPC} \\
\text{endif}
\end{align*}
\]

Exceptions:

Coprocessor Unusable Exception
Reserved Instruction Exception
**Format:** DIV rs, rt  

**Purpose:**  
To divide a 32-bit signed integers

**Description:** (LO, HI) ← rs / rt  
The 32-bit word value in GPR rs is divided by the 32-bit value in GPR rt, treating both operands as signed values. The 32-bit quotient is placed into special register LO and the 32-bit remainder is placed into special register HI.  
No arithmetic exception occurs under any circumstances.

**Restrictions:**  
If the divisor in GPR rt is zero, the arithmetic result value is UNPREDICTABLE.

**Operation:**  
\[ q ← \text{GPR}[rs]_{31..0} \text{ div } \text{GPR}[rt]_{31..0} \]
\[ \text{LO} ← q \]
\[ r ← \text{GPR}[rs]_{31..0} \text{ mod } \text{GPR}[rt]_{31..0} \]
\[ \text{HI} ← r \]

**Exceptions:**  
None
Programming Notes:

No arithmetic exception occurs under any circumstances. If divide-by-zero or overflow conditions are detected and some action taken, then the divide instruction is typically followed by additional instructions to check for a zero divisor and/or for overflow. If the divide is asynchronous then the zero-divisor check can execute in parallel with the divide. The action taken on either divide-by-zero or overflow is either a convention within the program itself, or more typically within the system software; one possibility is to take a BREAK exception with a code field value to signal the problem to the system software.

As an example, the C programming language in a UNIX® environment expects division by zero to either terminate the program or execute a program-specified signal handler. C does not expect overflow to cause any exceptional condition. If the C compiler uses a divide instruction, it also emits code to test for a zero divisor and execute a BREAK instruction to inform the operating system if a zero is detected.

Where the size of the operands are known, software should place the shorter operand in GPR rt. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
Divide Unsigned Word

Format: **DIVU rs, rt**

Purpose:
To divide a 32-bit unsigned integers

Description: \((LO, HI) \leftarrow rs / rt\)

The 32-bit word value in GPR \(rs\) is divided by the 32-bit value in GPR \(rt\), treating both operands as unsigned values. The 32-bit quotient is placed into special register \(LO\) and the 32-bit remainder is placed into special register \(HI\).

No arithmetic exception occurs under any circumstances.

Restrictions:
If the divisor in GPR \(rt\) is zero, the arithmetic result value is undefined.

Operation:
\[
q \leftarrow (0 | | GPR[rs]_{31..0}) \div (0 | | GPR[rt]_{31..0}) \\
r \leftarrow (0 | | GPR[rs]_{31..0}) \mod (0 | | GPR[rt]_{31..0}) \\
LO \leftarrow \text{sign\_extend}(q_{31..0}) \\
HI \leftarrow \text{sign\_extend}(r_{31..0})
\]

Exceptions:
None

Programming Notes:
See “Programming Notes” for the DIV instruction.
**ERET**

**Format:** ERET

**Purpose:**
To return from interrupt, exception, or error trap.

**Description:**
ERET returns to the interrupted instruction at the completion of interrupt, exception, or error trap processing. ERET does not execute the next instruction (i.e., it has no delay slot).

**Restrictions:**
The operation of the processor is **UNDEFINED** if an ERET is executed in the delay slot of a branch or jump instruction.
An ERET placed between an LL and SC instruction will always cause the SC to fail.
ERET implements a software barrier for all changes in the CP0 state that could affect the fetch and decode of the instruction at the PC to which the ERET returns, such as changes to the effective ASID, user-mode state, and addressing mode.

**Operation:**

```plaintext
if StatusERL = 1 then
  temp ← ErrorEPC
  StatusERL ← 0
else
  temp ← EPC
  StatusEXL ← 0
endif
if IsMIPS16Implemented() then
  PC ← temp[31..1] || 0
  ISAMode ← temp[0]
else
  PC ← temp
endif
LLbit ← 0
```

**Exceptions:**
Coprocessor Usable Exception
Jump

Format: \texttt{J \textit{target}}

Purpose:
To branch within the current 256 MB-aligned region

Description:
This is a PC-region branch (not PC-relative); the effective target address is in the “current” 256 MB-aligned region. The low 28 bits of the target address is the \texttt{instr\_index} field shifted left 2 bits. The remaining upper bits are the corresponding bits of the address of the instruction in the delay slot (not the branch itself).

Jump to the effective target address. Execute the instruction that follows the jump, in the branch delay slot, before executing the jump itself.

Restrictions:
Processor operation is \texttt{UNPREDICTABLE} if a branch, jump, ERET, DERET, or \texttt{WAIT} instruction is placed in the delay slot of a branch or jump.

Operation:
\begin{align*}
\text{I:} \\
\text{I+1:} & \text{PC} \leftarrow \text{PC}_{\text{GPRLEN..28}} \ || \ \text{instr\_index} \ || \ 0^2
\end{align*}

Exceptions:
None

Programming Notes:
Forming the branch target address by catenating \texttt{PC} and \texttt{index} bits rather than adding a signed offset to the PC is an advantage if all program code addresses fit into a 256 MB region aligned on a 256 MB boundary. It allows a branch from anywhere in the region to anywhere in the region, an action not allowed by a signed relative offset.

This definition creates the following boundary case: When the jump instruction is in the last word of a 256 MB region, it can branch only to the following 256 MB region containing the branch delay slot.
Jump and Link

JAL

Format:  JAL target

Purpose:
To execute a procedure call within the current 256 MB-aligned region

Description:
Place the return address link in GPR 31. The return link is the address of the second instruction following the branch, at which location execution continues after a procedure call.

This is a PC-region branch (not PC-relative); the effective target address is in the “current” 256 MB-aligned region. The low 28 bits of the target address is the instr_index field shifted left 2 bits. The remaining upper bits are the corresponding bits of the address of the instruction in the delay slot (not the branch itself).

Jump to the effective target address. Execute the instruction that follows the jump, in the branch delay slot, before executing the jump itself.

Restrictions:
Processor operation is UNPREDICTABLE if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

Operation:
\[
\begin{align*}
I & : \text{GPR}[31] \leftarrow \text{PC} + 8 \\
I+1 & : \text{PC} \leftarrow \text{PC}_{\text{GPRLEN..28}} || \text{instr_index} || 0^2
\end{align*}
\]

Exceptions:
None

Programming Notes:
Forming the branch target address by catenating PC and index bits rather than adding a signed offset to the PC is an advantage if all program code addresses fit into a 256 MB region aligned on a 256 MB boundary. It allows a branch from anywhere in the region to anywhere in the region, an action not allowed by a signed relative offset.

This definition creates the following boundary case: When the branch instruction is in the last word of a 256 MB region, it can branch only to the following 256 MB region containing the branch delay slot.
Jump and Link Register

**Format:** JALR \(rs\) (rd = 31 implied)

\[\text{MIPS32}\]

MIPS32

\[\text{MIPS32}\]

\[\text{MIPS32}\]

\[\text{MIPS32}\]

\[\text{MIPS32}\]

\[\text{MIPS32}\]

**Purpose:**
To execute a procedure call to an instruction address in a register

**Description:**
\(rd \leftarrow \text{return\_addr}, \ PC \leftarrow rs\)

Place the return address link in GPR \(rd\). The return link is the address of the second instruction following the branch, where execution continues after a procedure call.

*For processors that do not implement the MIPS16 ASE:*

- Jump to the effective target address in GPR \(rs\). Execute the instruction that follows the jump, in the branch delay slot, before executing the jump itself.

*For processors that do implement the MIPS16 ASE:*

- Jump to the effective target address in GPR \(rs\). Set the the lower bit of the *ISA Mode* field to the value in GPR \(rs\) bit 0, and the upper bit of the *ISA Mode* field to to 0. Bit 0 of the target address is always zero so that no Address Exceptions occur when bit 0 of the source register is one.

At this time the only defined hint field value is 0, which sets default handling of JALR. Future versions of the architecture may define additional hint values.

**Restrictions:**

Register specifiers \(rs\) and \(rd\) must not be equal, because such an instruction does not have the same effect when reexecuted. The result of executing such an instruction is undefined. This restriction permits an exception handler to resume execution by reexecuting the branch when an exception occurs in the branch delay slot.

The effective target address in GPR \(rs\) must be naturally-aligned. For processors that do not implement the MIPS16 ASE, if either of the two least-significant bits are not zero, an Address Error exception occurs when the branch target is subsequently fetched as an instruction. For processors that do implement the MIPS16 ASE, if bit 0 is zero and bit 1 is one, an Address Error exception occurs when the jump target is subsequently fetched as an instruction.

Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.
### Operation:

\[
\begin{align*}
I: & \quad \text{temp} \leftarrow \text{GPR}[rs] \\
& \quad \text{GPR}[rd] \leftarrow \text{PC} + 8 \\
I+1: & \quad \text{if Config}_{\text{CA}} = 0 \text{ then} \\
& \quad \text{PC} \leftarrow \text{temp} \\
& \quad \text{else} \\
& \quad \quad \text{PC} \leftarrow \text{temp}_{\text{GPRLEN}-1..1} || 0 \\
& \quad \quad \text{ISAMode} \leftarrow 0 || \text{temp}_0 \\
& \quad \text{endif}
\end{align*}
\]

### Exceptions:
None

### Programming Notes:
This is the only branch-and-link instruction that can select a register for the return link; all other link instructions use GPR 31. The default register for GPR \( rd \), if omitted in the assembly language instruction, is GPR 31.
Jump Register

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th>rs</th>
<th></th>
<th>hint</th>
<th>JR</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>26</td>
<td>25</td>
<td>21</td>
<td>20</td>
<td>11</td>
<td>10</td>
<td>6</td>
</tr>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td></td>
<td>0</td>
<td>0000000000</td>
<td></td>
<td>001000</td>
<td></td>
</tr>
</tbody>
</table>

|   | 5 | 10 | 5 | 6 |

**Format:**  
JR rs

**Purpose:**  
To execute a branch to an instruction address in a register

**Description:**  
PC ← rs  
Jump to the effective target address in GPR rs. Execute the instruction following the jump, in the branch delay slot, before jumping.

For processors that implement the MIPS16 ASE, set the the lower bit of the ISA Mode field to the value in GPR rs bit 0, and the upper bit of the ISA Mode field to to 0. Bit 0 of the target address is always zero so that no Address Exceptions occur when bit 0 of the source register is one

**Restrictions:**  
The effective target address in GPR rs must be naturally-aligned. For processors that do not implement the MIPS16 ASE, if either of the two least-significant bits are not zero, an Address Error exception occurs when the branch target is subsequently fetched as an instruction. For processors that do implement the MIPS16 ASE, if bit 0 is zero and bit 1 is one, an Address Error exception occurs when the jump target is subsequently fetched as an instruction.

At this time the only defined hint field value is 0, which sets default handling of JR. Future versions of the architecture may define additional hint values.

Processor operation is **UNPREDICTABLE** if a branch, jump, ERET, DERET, or WAIT instruction is placed in the delay slot of a branch or jump.

**Operation:**

I: temp ← GPR[rs]  
I+1: if Config1CA = 0 then  
PC ← temp  
else  
PC ← tempGPRLEN-1..1 || 0  
ISAMode ← 0 || temp0  
endif

**Exceptions:**  
None
Jump Register, cont.

Programming Notes:

Software should use the value 31 for the \( rs \) field of the instruction word on return from a JAL, JALR, or BGEZAL, and should use a value other than 31 for remaining uses of JR.
Load Byte

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LB</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

| 6 | 5 | 5 | 16 |

**Format:** \( \text{LB } rt, \text{ offset(base)} \)  

**Purpose:**  
To load a byte from memory as a signed value  

**Description:**  
\( rt \leftarrow \text{memory}[\text{base}+\text{offset}] \)  
The contents of the 8-bit byte at the memory location specified by the effective address are fetched, sign-extended, and placed in GPR \( rt \). The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form the effective address.  

**Restrictions:**  
None  

**Operation:**  
\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend} (\text{offset}) + \text{GPR[base]} \\
(\text{pAddr}, \text{CCA}) & \leftarrow \text{AddressTranslation (vAddr, DATA, LOAD)} \\
\text{pAddr} & \leftarrow \text{pAddr}\_\text{SIZE-1..2} \text{ || (pAddr}_1..0 \text{ xor ReverseEndian}) \\
\text{memword} & \leftarrow \text{LoadMemory (CCA, BYTE, pAddr, vAddr, DATA)} \\
\text{byte} & \leftarrow \text{vAddr}_1..0 \text{ xor BigEndianCPU} \\
\text{GPR[rt]} & \leftarrow \text{sign\_extend(memword}_7+8*\text{byte}..8*\text{byte)}
\end{align*}
\]

**Exceptions:**  
TLB Refill, TLB Invalid, Address Error
Load Byte Unsigned

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LBU</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>100100</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** LBU rt, offset(base)  

**Purpose:**  
To load a byte from memory as an unsigned value

**Description:** rt ← memory[base+offset]  
The contents of the 8-bit byte at the memory location specified by the effective address are fetched, zero-extended, and placed in GPR rt. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

**Restrictions:**  
None

**Operation:**  

vAddr ← sign_extend(offset) + GPR[base]  
(pAddr, CCA)← AddressTranslation (vAddr, DATA, LOAD)  
pAddr ← pAddrPSIZE-1..2 || (pAddr1..0 xor ReverseEndian^2)  
memword← LoadMemory (CCA, BYTE, pAddr, vAddr, DATA)  
byte ← vAddr1..0 xor BigEndianCPU^2  
GPR[rt]← zero_extend(memword7+8*byte..8*byte)

**Exceptions:**  
TLB Refill, TLB Invalid, Address Error
Load Halfword

**Format:** LH rt, offset(base)

**Purpose:**
To load a halfword from memory as a signed value

**Description:** rt ← memory[base+offset]
The contents of the 16-bit halfword at the memory location specified by the aligned effective address are fetched, sign-extended, and placed in GPR rt. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

**Restrictions:**
The effective address must be naturally-aligned. If the least-significant bit of the address is non-zero, an Address Error exception occurs.

**Operation:**
```
vAddr ← sign_extend(offset) + GPR[base]
if vAddr₀ ≠ 0 then
    SignalException(AddressError)
endif
(pAddr, CCA) ← AddressTranslation (vAddr, DATA, LOAD)
pAddr ← pAddr[PSIZE-1..2] || (pAddr₁..₀ xor (ReverseEndian || 0))
memword ← LoadMemory (CCA, HALFWORD, pAddr, vAddr, DATA)
byte ← vAddr₁..₀ xor (BigEndianCPU || 0)
GPR[rt] ← sign_extend(memword₁₅+8*byte..8*byte)
```

**Exceptions:**
TLB Refill, TLB Invalid, Bus Error, Address Error
Load Halfword Unsigned

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>LHU</strong></td>
<td>00101</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** LHU rt, offset(base)  

**Purpose:**  
To load a halfword from memory as an unsigned value  

**Description:**  
rt ← memory[base+offset]  
The contents of the 16-bit halfword at the memory location specified by the aligned effective address are fetched, zero-extended, and placed in GPR rt. The 16-bit signed offset is added to the contents of GPR base to form the effective address.  

**Restrictions:**  
The effective address must be naturally-aligned. If the least-significant bit of the address is non-zero, an Address Error exception occurs.  

**Operation:**  

```plaintext
vAddr ← sign_extend(offset) + GPR[base]  
if vAddr0 ≠ 0 then  
    SignalException(AddressError)  
endif  
(pAddr, CCA) ← AddressTranslation (vAddr, DATA, LOAD)  
pAddr ← pAddrPSIZE-1..2 || (pAddr1..0 xor (ReverseEndian || 0))  
memword ← LoadMemory (CCA, HALFWORD, pAddr, vAddr, DATA)  
byte ← vAddr1..0 xor (BigEndianCPU || 0)  
GPR[rt] ← zero_extend(memword15+8*byte..8*byte)
```

**Exceptions:**  
TLB Refill, TLB Invalid, Address Error
Load Linked Word

**Format:**  \( LL \ rt, \ offset(base) \)

**MIPS32**

**Purpose:**
To load a word from memory for an atomic read-modify-write

**Description:**  \( rt \leftarrow \text{memory}[base+offset] \)

The LL and SC instructions provide the primitives to implement atomic read-modify-write (RMW) operations for cached memory locations.

The 16-bit signed \( offset \) is added to the contents of GPR \( base \) to form an effective address. The contents of the 32-bit word at the memory location specified by the aligned effective address are fetched, sign-extended to the GPR register length if necessary, and written into GPR \( rt \).

This begins a RMW sequence on the current processor. There can be only one active RMW sequence per processor.

When an LL is executed it starts an active RMW sequence replacing any other sequence that was active.

The RMW sequence is completed by a subsequent SC instruction that either completes the RMW sequence atomically and succeeds, or does not and fails.

Executing LL on one processor does not cause an action that, by itself, causes an SC for the same block to fail on another processor.

An execution of LL does not have to be followed by execution of SC; a program is free to abandon the RMW sequence without attempting a write.

**Restrictions:**
- The addressed location must be cached; if it is not, the result is undefined.
- The effective address must be naturally-aligned. If either of the 2 least-significant bits of the effective address is non-zero, an Address Error exception occurs.

**Operation:**

\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend}(offset) + \text{GPR}[base] \\
\text{if} \ v\text{Addr}_{1..0} \neq 0^2 \text{ then} & \quad \text{SignalException(AddressError)} \\
\text{endif} \\
(p\text{Addr}, \text{CCA}) & \leftarrow \text{AddressTranslation}(v\text{Addr}, \text{DATA}, \text{LOAD}) \\
\text{memword} & \leftarrow \text{LoadMemory}(CCA, \text{WORD}, p\text{Addr}, v\text{Addr}, \text{DATA}) \\
\text{GPR}[rt] & \leftarrow \text{memword} \\
\text{LLbit} & \leftarrow 1
\end{align*}
\]
Exceptions:
TLB Refill, TLB Invalid, Address Error, Reserved Instruction

Programming Notes:
There is no Load Linked Word Unsigned operation corresponding to Load Word Unsigned.
Load Upper Immediate

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LUI</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>001111</td>
<td>0</td>
<td>00000</td>
<td>rt</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** LUI rt, immediate

**Purpose:**
To load a constant into the upper half of a word

**Description:** rt ← immediate || 0\(^{16}\)

The 16-bit immediate is shifted left 16 bits and concatenated with 16 bits of low-order zeros. The 32-bit result is placed into GPR rt.

**Restrictions:**
None

**Operation:**

GPR\([rt]\) ← immediate || 0\(^{16}\)

**Exceptions:**
None
Load Word

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LW</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>100011</td>
<td>base</td>
<td>rt</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** LW rt, offset(base)  

**Purpose:**  
To load a word from memory as a signed value

**Description:** rt ← memory[base+offset]  
The contents of the 32-bit word at the memory location specified by the aligned effective address are fetched, sign-extended to the GPR register length if necessary, and placed in GPR rt. The 16-bit signed offset is added to the contents of GPR base to form the effective address.

**Restrictions:**  
The effective address must be naturally-aligned. If either of the 2 least-significant bits of the address is non-zero, an Address Error exception occurs.

**Operation:**  
\[ v\text{Addr} \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR}\[\text{base}] \]
\[ \text{if } v\text{Addr}_{1..0} \neq 0^2 \text{ then} \]
\[ \text{SignalException(AddressError)} \]
\[ \text{endif} \]
\[ (\text{pAddr}, \text{CCA}) \leftarrow \text{AddressTranslation} (v\text{Addr}, \text{DATA}, \text{LOAD}) \]
\[ \text{memword} \leftarrow \text{LoadMemory} (\text{CCA}, \text{WORD}, \text{pAddr}, v\text{Addr}, \text{DATA}) \]
\[ \text{GPR}[rt] \leftarrow \text{memword} \]

**Exceptions:**  
TLB Refill, TLB Invalid, Bus Error, Address Error
Load Word Left

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LWL</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>100010</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  \texttt{LWL \texttt{rt, offset(base)}}

**Purpose:**
To load the most-significant part of a word as a signed value from an unaligned memory address.

**Description:** \( \texttt{rt} \leftarrow \texttt{rt MERGE memory[base+offset]} \)
The 16-bit signed \texttt{offset} is added to the contents of GPR \texttt{base} to form an effective address (EffAddr). EffAddr is the address of the most-significant of 4 consecutive bytes forming a word \( (W) \) in memory starting at an arbitrary byte boundary.

The most-significant 1 to 4 bytes of \( W \) is in the aligned word containing the EffAddr. This part of \( W \) is loaded into the most-significant (left) part of the word in GPR \( rt \). The remaining least-significant part of the word in GPR \( rt \) is unchanged.

The figure below illustrates this operation using big-endian byte ordering for 32-bit and 64-bit registers. The 4 consecutive bytes in \( 2..5 \) form an unaligned word starting at location 2. A part of \( W \), 2 bytes, is in the aligned word containing the most-significant byte at 2. First, LWL loads these 2 bytes into the left part of the destination register word and leaves the right part of the destination word unchanged. Next, the complementary LWR loads the remainder of the unaligned word.

**Figure 11-21 Unaligned Word Load Using LWL and LWR**

Word at byte 2 in big-endian memory; each memory byte contains its own address

<table>
<thead>
<tr>
<th>most</th>
<th>significance</th>
<th>least</th>
<th>Memory initial contents</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1</td>
<td>2</td>
<td>e f g h</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>6</td>
<td>7</td>
<td>8 9</td>
</tr>
</tbody>
</table>

GPR 24 Initial contents

After executing \texttt{LWL $24, 2($0)}

Then after \texttt{LWR $24, 5($0)}
The bytes loaded from memory to the destination register depend on both the offset of the effective address within an aligned word, that is, the low 2 bits of the address \((vAddr_{1,0})\), and the current byte-ordering mode of the processor (big- or little-endian). The figure below shows the bytes loaded for every combination of offset and byte ordering.

**Figure 11-22 Bytes Loaded by LWL Instruction**

<table>
<thead>
<tr>
<th>Memory contents and byte offsets</th>
<th>Initial contents of Dest Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 1 2 3 ←big-endian</td>
<td>e f g h</td>
</tr>
<tr>
<td>3 2 1 0 ←little-endian</td>
<td>most least</td>
</tr>
<tr>
<td>most least</td>
<td>— significance —</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Destination register contents after instruction (shaded is unchanged)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Big-endian (vAddr_{1,0})</td>
</tr>
<tr>
<td>I J K L 0</td>
</tr>
<tr>
<td>J K L 1</td>
</tr>
<tr>
<td>K L 2</td>
</tr>
<tr>
<td>L 3</td>
</tr>
<tr>
<td>Little-endian</td>
</tr>
<tr>
<td>L f g h</td>
</tr>
<tr>
<td>K L g h</td>
</tr>
<tr>
<td>J K L h</td>
</tr>
<tr>
<td>I J K L</td>
</tr>
</tbody>
</table>
Restrictions:
None

Operation:

\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend} (\text{offset}) + \text{GPR[base]} \\
(\text{pAddr}, \text{CCA}) & \leftarrow \text{AddressTranslation} (\text{vAddr}, \text{DATA}, \text{LOAD}) \\
\text{pAddr} & \leftarrow \text{pAddr}_{\text{PSIZE}-1..2} || (\text{pAddr}_{1..0} \text{xor ReverseEndian}^2) \\
\text{if BigEndianMem} = 0 \text{ then} & \\
& \hspace{1cm} \text{pAddr} \leftarrow \text{pAddr}_{\text{PSIZE}-1..2} || 0^2 \\
\text{endif} \\
\text{byte} & \leftarrow \text{vAddr}_{1..0} \text{xor BigEndianCPU}^2 \\
\text{memword} & \leftarrow \text{LoadMemory} (\text{CCA}, \text{byte}, \text{pAddr}, \text{vAddr}, \text{DATA}) \\
\text{temp} & \leftarrow \text{memword}_{7+8*\text{byte}..0} || \text{GPR[rt]}_{23-8*\text{byte}..0} \\
\text{GPR[rt]} & \leftarrow \text{temp}
\end{align*}
\]

Exceptions:
None
TLB Refill, TLB Invalid, Bus Error, Address Error

Programming Notes:
The architecture provides no direct support for treating unaligned words as unsigned values, that is, zeroing bits 63..32 of the destination register when bit 31 is loaded.
Load Word Right

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LWR</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>100110</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format: \( \text{LWR} \ rt, \ offset(base) \)  

Purpose:  
To load the least-significant part of a word from an unaligned memory address as a signed value

Description: \( rt \leftarrow rt \ \text{MERGE} \ \text{memory}[\text{base}+\text{offset}] \)  
The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form an effective address \( \text{EffAddr} \). \( \text{EffAddr} \) is the address of the least-significant of 4 consecutive bytes forming a word \( \text{W} \) in memory starting at an arbitrary byte boundary.

A part of \( \text{W} \), the least-significant 1 to 4 bytes, is in the aligned word containing \( \text{EffAddr} \). This part of \( \text{W} \) is loaded into the least-significant (right) part of the word in GPR \( rt \). The remaining most-significant part of the word in GPR \( rt \) is unchanged.

Executing both LWR and LWL, in either order, delivers a sign-extended word value in the destination register.  
The figure below illustrates this operation using big-endian byte ordering for 32-bit and 64-bit registers. The 4 consecutive bytes in 2..5 form an unaligned word starting at location 2. A part of \( \text{W} \), 2 bytes, is in the aligned word containing the least-significant byte at 5. First, LWR loads these 2 bytes into the right part of the destination register. Next, the complementary LWL loads the remainder of the unaligned word.
The bytes loaded from memory to the destination register depend on both the offset of the effective address within an aligned word, that is, the low 2 bits of the address (vAddr,0), and the current byte-ordering mode of the processor (big- or little-endian). The figure below shows the bytes loaded for every combination of offset and byte ordering.
Figure 11-24 Bytes Loaded by LWL Instruction

<table>
<thead>
<tr>
<th>Memory contents and byte offsets</th>
<th>Initial contents of Dest Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 1 2 3 ←big-endian</td>
<td>e f g h</td>
</tr>
<tr>
<td>I J K L</td>
<td>offset (vAddr1.0)</td>
</tr>
<tr>
<td>3 2 1 0 ←little-endian</td>
<td>most least</td>
</tr>
<tr>
<td>most least</td>
<td>— significance—</td>
</tr>
<tr>
<td>— significance —</td>
<td></td>
</tr>
</tbody>
</table>

Destination register contents after instruction (shaded is unchanged)

<table>
<thead>
<tr>
<th>Big-endian</th>
<th>vAddr1.0</th>
<th>Little-endian</th>
<th>Little-endian</th>
</tr>
</thead>
<tbody>
<tr>
<td>e f g I</td>
<td>0</td>
<td>I J K L</td>
<td></td>
</tr>
<tr>
<td>e f I J</td>
<td>1</td>
<td>e I J K</td>
<td></td>
</tr>
<tr>
<td>e I J K</td>
<td>2</td>
<td>e f I J</td>
<td></td>
</tr>
<tr>
<td>I J K L</td>
<td>3</td>
<td>e f g I</td>
<td></td>
</tr>
</tbody>
</table>
Load Word Right (cont.)  

**Restrictions:**

None

**Operation:**

```
vAddr ← sign_extend(offset) + GPR[base]
(pAddr, CCA)← AddressTranslation (vAddr, DATA, LOAD)
pAddr ← pAddr_{PSIZE-1..2} || (pAddr_{1..0} xor ReverseEndian^2)
if BigEndianMem = 0 then
    pAddr← pAddr_{PSIZE-1..2} || 0^2
endif
byte ← vAddr_{1..0} xor BigEndianCPU^2
memword← LoadMemory (CCA, byte, pAddr, vAddr, DATA)
temp ← memword_{31..32-8*byte || GPR[rt]_{31-8*byte..0}
GPR[rt]← temp
```

**Exceptions:**

TLB Refill, TLB Invalid, Bus Error, Address Error

**Programming Notes:**

The architecture provides no direct support for treating unaligned words as unsigned values, that is, zeroing bits 63..32 of the destination register when bit 31 is loaded.
Multiply and Add Word to Hi,Lo

**Format:**

MADD rs, rt

**Purpose:**

To multiply two words and add the result to Hi, Lo

**Description:**

\[(LO, HI) \leftarrow (rs \times rt) + (LO, HI)\]

The 32-bit word value in GPR rs is multiplied by the 32-bit word value in GPR rt, treating both operands as signed values, to produce a 64-bit result. The product is added to the 64-bit concatenated values of HI and LO. The most significant 32 bits of the result are written into HI and the least significant 32 bits are written into LO. No arithmetic exception occurs under any circumstances.

**Restrictions:**

None

**Operation:**

\[\text{temp} \leftarrow (HI \ || \ LO) + (GPR[rs] \times GPR[rt])\]

\[\text{HI} \leftarrow \text{temp}_{63..32}\]

\[\text{LO} \leftarrow \text{temp}_{31..0}\]

**Exceptions:**

None

**Programming Notes:**

Where the size of the operands are known, software should place the shorter operand in GPR rt. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
## Multiply and Add Unsigned Word to Hi, Lo

**Format:** MADDU rs, rt

**Purpose:**
To multiply two unsigned words and add the result to Hi, Lo.

**Description:**
\[(LO, HI) \leftarrow (rs \times rt) + (LO, HI)\]

The 32-bit word value in GPR \(rs\) is multiplied by the 32-bit word value in GPR \(rt\), treating both operands as unsigned values, to produce a 64-bit result. The product is added to the 64-bit concatenated values of \(HI\) and \(LO\). The most significant 32 bits of the result are written into \(HI\) and the least significant 32 bits are written into \(LO\). No arithmetic exception occurs under any circumstances.

**Restrictions:**
None

**Operation:**
\[
\begin{align*}
\text{temp} & \leftarrow (HI || LO) + (GPR[rs] \times GPR[rt]) \\
HI & \leftarrow \text{temp}_{63..32} \\
LO & \leftarrow \text{temp}_{31..0}
\end{align*}
\]

**Exceptions:**
None

**Programming Notes:**
Where the size of the operands are known, software should place the shorter operand in GPR \(rt\). This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
Move from Coprocessor 0

Format: MFC0 rt, rd

Purpose:
To move the contents of a coprocessor 0 register to a general register.

Description: rt ← CPR[0, rd, sel]
The contents of the coprocessor 0 register specified by the combination of rd and sel are loaded into general register rt. Note that not all coprocessor 0 registers support the sel field. In those instances, the sel field must be zero.

Restrictions:
The results are UNDEFINED if coprocessor 0 does not contain a register as specified by rd and sel.

Operation:

```
data ← CPR[0, rd, sel]
GPR[rt] ← data
```

Exceptions:
Coprocessor Unusable
Reserved Instruction
### Move From HI Register

**MFHI**

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td>0</td>
<td>rd</td>
<td>0</td>
<td>MFHI</td>
<td>00000</td>
<td>010000</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>10</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  
MFHI rd

**Purpose:**  
To copy the special purpose HI register to a GPR

**Description:**  
rd ← HI

The contents of special register HI are loaded into GPR rd.

**Restrictions:**  
None

**Operation:**  
GPR[rd] ← HI

**Exceptions:**  
None
Move From LO Register

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>0</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>000000</td>
<td>00000</td>
<td>010010</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** MFLO rd

**Purpose:**
To copy the special purpose LO register to a GPR

**Description:** rd ← LO
The contents of special register LO are loaded into GPR rd.

**Restrictions:** None

**Operation:**
GPR[rd] ← LO

**Exceptions:**
None
Move Conditional on Not Zero

Format: \texttt{MOVN rd, rs, rt}  \hspace{1cm} \textbf{MIPS32}

Purpose:
To conditionally move a GPR after testing a GPR value

Description: \texttt{if rt} \neq 0 \texttt{then rd} \leftarrow \texttt{rs}
If the value in GPR \texttt{rt} is not equal to zero, then the contents of GPR \texttt{rs} are placed into GPR \texttt{rd}.

Restrictions:
None

Operation:
\begin{verbatim}
if GPR[rt] \neq 0 then
    GPR[rd] \leftarrow GPR[rs]
endif
\end{verbatim}

Exceptions:
None

Programming Notes:
The non-zero value tested here is the \textit{condition true} result from the SLT, SLTI, SLTU, and SLTIU comparison instructions.
Move Conditional on Zero

**Format:** MOVZ rd, rs, rt

**Purpose:**
To conditionally move a GPR after testing a GPR value

**Description:** if rt = 0 then rd ← rs
If the value in GPR rt is equal to zero, then the contents of GPR rs are placed into GPR rd.

**Restrictions:**
None

**Operation:**
```c
    if GPR[rt] = 0 then
        GPR[rd] ← GPR[rs]
    endif
```

**Exceptions:**
None

**Programming Notes:**
The zero value tested here is the *condition false* result from the SLT, SLTI, SLTU, and SLTIU comparison instructions.
### Multiply and Subtract Word to Hi, Lo

**Format:** `MSUB rs, rt`  

**Purpose:**  
To multiply two words and subtract the result from Hi, Lo

**Description:**

\[(LO, HI) \leftarrow (rs \times rt) - (LO, HI)\]

The 32-bit word value in GPR `rs` is multiplied by the 32-bit value in GPR `rt`, treating both operands as signed values, to produce a 64-bit result. The product is subtracted from the 64-bit concatenated values of `HI` and `LO`. The most significant 32 bits of the result are written into `HI` and the least significant 32 bits are written into `LO`. No arithmetic exception occurs under any circumstances.

**Restrictions:**  
None

**Operation:**

\[
temp \leftarrow (HI \mid LO) - (GPR[rs] \times GPR[rt])
\]

\[
HI \leftarrow temp_{63..32}
\]

\[
LO \leftarrow temp_{31..0}
\]

**Exceptions:**  
None

**Programming Notes:**

Where the size of the operands are known, software should place the shorter operand in GPR `rt`. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
Multiply and Subtract Word to Hi,Lo

**Format:** MSUBU rs, rt

**Purpose:**
To multiply two words and subtract the result from Hi, Lo

**Description:**
(LO, HI) ← (rs x rt) - (LO, HI)

The 32-bit word value in GPR rs is multiplied by the 32-bit word value in GPR rt, treating both operands as unsigned values, to produce a 64-bit result. The product is subtracted from the 64-bit concatenated values of HI and LO. The most significant 32 bits of the result are written into HI and the least significant 32 bits are written into LO. No arithmetic exception occurs under any circumstances.

**Restrictions:**
None

**Operation:**

\[
\begin{align*}
temp & \leftarrow (HI || LO) - (GPR[rs] \times GPR[rt]) \\
HI & \leftarrow temp_{63..32} \\
LO & \leftarrow temp_{31..0}
\end{align*}
\]

**Exceptions:**
None

**Programming Notes:**
Where the size of the operands are known, software should place the shorter operand in GPR rt. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
## Move to Coprocessor 0

<table>
<thead>
<tr>
<th>COP0</th>
<th>MT</th>
<th>rt</th>
<th>rd</th>
<th>0</th>
<th>sel</th>
</tr>
</thead>
<tbody>
<tr>
<td>010000</td>
<td>00100</td>
<td>5</td>
<td>5</td>
<td>8</td>
<td>3</td>
</tr>
</tbody>
</table>

### Format:  
MTC0 rt, rd

### Purpose:  
To move the contents of a general register to a coprocessor 0 register.

### Description:  
CPR[r0, rd, sel] ← rt

The contents of general register rt are loaded into the coprocessor 0 register specified by the combination of rd and sel. Not all coprocessor 0 registers support the sel field. In those instances, the sel field must be set to zero.

### Restrictions:  
The results are **UNDEFINED** if coprocessor 0 does not contain a register as specified by rd and sel.

### Operation:  
CPR[0,rd,sel] ← data

### Exceptions:  
Coprocessor Unusable
Reserved Instruction
**Move to HI Register**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>6</th>
<th>5</th>
<th>15</th>
<th>6</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>0</td>
<td>000000</td>
<td>000 0000 0000 0000</td>
<td>MTHI</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>15</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** \( \text{MTHI } rs \)  

**Purpose:**
To copy a GPR to the special purpose \( HI \) register

**Description:** \( HI \leftarrow rs \)
The contents of GPR \( rs \) are loaded into special register \( HI \).

**Restrictions:**
A computed result written to the \( HI/LO \) pair by DIV, DIVU,MULT, or MULTU must be read by MFHI or MFLO before a new result can be written into either \( HI \) or \( LO \).

**Operation:**
\( HI \leftarrow \text{GPR}[rs] \)

**Exceptions:**
None
## Move to LO Register

<table>
<thead>
<tr>
<th>Format:</th>
<th>MTLO rs</th>
</tr>
</thead>
<tbody>
<tr>
<td>Purpose:</td>
<td>To copy a GPR to the special purpose LO register</td>
</tr>
<tr>
<td>Description:</td>
<td>LO ← rs</td>
</tr>
<tr>
<td>Restrictions:</td>
<td>A computed result written to the HI/LO pair by DIV, DIVU, MULT, or MULTU must be read by MFHI or MFLO before a new result can be written into either HI or LO.</td>
</tr>
<tr>
<td>Operation:</td>
<td>LO ← GPR[rs]</td>
</tr>
<tr>
<td>Exceptions:</td>
<td>None</td>
</tr>
</tbody>
</table>

### Example

<p>| | | | | | | | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>26</td>
<td>25</td>
<td>21</td>
<td>20</td>
<td>6</td>
<td>5</td>
<td>0</td>
</tr>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td></td>
<td></td>
<td></td>
<td>0</td>
<td>000 0000 0000 0000</td>
<td>MTLO</td>
</tr>
<tr>
<td>000000</td>
<td>0</td>
<td>15</td>
<td>6</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
MUL

Format: \texttt{MUL rd, rs, rt}

Purpose:
To multiply two words and write the result to a GPR.

Description: \( \texttt{rd} \leftarrow \texttt{rs} \times \texttt{rt} \)
The 32-bit word value in GPR \( \texttt{rs} \) is multiplied by the 32-bit value in GPR \( \texttt{rt} \), treating both operands as signed values, to produce a 64-bit result. The least significant 32 bits of the product are written to GPR \( \texttt{rd} \). The contents of \( \text{HI} \) and \( \text{LO} \) are \texttt{UNPREDICTABLE} after the operation. No arithmetic exception occurs under any circumstances.

Restrictions:
Note that this instruction does not provide the capability of writing the result to the HI and LO registers.

Operation:
\begin{align*}
\text{temp} & \leftarrow \text{GPR}[\texttt{rs}] \times \text{GPR}[\texttt{rt}] \\
\text{GPR}[\texttt{rd}] & \leftarrow \text{temp}[31..0] \\
\text{HI} & \leftarrow \texttt{UNPREDICTABLE} \\
\text{LO} & \leftarrow \texttt{UNPREDICTABLE}
\end{align*}

Exceptions:
None

Programming Notes:
Programs that require overflow detection must check for it explicitly.

Where the size of the operands are known, software should place the shorter operand in GPR \( \texttt{rt} \). This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
### Multiply Word

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th>16</th>
<th>21</th>
<th>25</th>
<th>26</th>
<th>31</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>0</td>
<td>00 0000 0000</td>
<td>MULT</td>
<td>01 1000</td>
</tr>
</tbody>
</table>

#### Format:

**MULT rs, rt**

#### Purpose:

To multiply 32-bit signed integers

#### Description:

\[(LO, HI) \leftarrow rs \times rt\]

The 32-bit word value in GPR \(rt\) is multiplied by the 32-bit value in GPR \(rs\), treating both operands as signed values, to produce a 64-bit result. The low-order 32-bit word of the result is placed into special register \(LO\), and the high-order 32-bit word is placed into special register \(HI\).

No arithmetic exception occurs under any circumstances.

#### Restrictions:

None

#### Operation:

\[
\begin{align*}
\text{prod} & \leftarrow \text{GPR}[rs]_{31..0} \times \text{GPR}[rt]_{31..0} \\
\text{LO} & \leftarrow \text{prod}_{31..0} \\
\text{HI} & \leftarrow \text{prod}_{63..32}
\end{align*}
\]

#### Exceptions:

None

#### Programming Notes:

Programs that require overflow detection must check for it explicitly.

Where the size of the operands are known, software should place the shorter operand in GPR \(rt\). This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.
Multiply Unsigned Word

<table>
<thead>
<tr>
<th>Format:</th>
<th>MULTU rs, rt</th>
</tr>
</thead>
<tbody>
<tr>
<td>Purpose:</td>
<td>To multiply 32-bit unsigned integers</td>
</tr>
<tr>
<td>Description:</td>
<td>(LO, HI) ← rs × rt</td>
</tr>
<tr>
<td>The 32-bit word value in GPR rt is multiplied by the 32-bit value in GPR rs, treating both operands as unsigned values, to produce a 64-bit result. The low-order 32-bit word of the result is placed into special register LO, and the high-order 32-bit word is placed into special register HI.</td>
<td></td>
</tr>
<tr>
<td>No arithmetic exception occurs under any circumstances.</td>
<td></td>
</tr>
<tr>
<td>Restrictions:</td>
<td>None</td>
</tr>
<tr>
<td>Operation:</td>
<td>prod ← (0</td>
</tr>
<tr>
<td>LO ← prod31..0</td>
<td></td>
</tr>
<tr>
<td>HI ← prod63..32</td>
<td></td>
</tr>
<tr>
<td>Exceptions:</td>
<td>None</td>
</tr>
<tr>
<td>Programming Notes:</td>
<td>Programs that require overflow detection must check for it explicitly.</td>
</tr>
<tr>
<td>Where the size of the operands are known, software should place the shorter operand in GPR rt. This may reduce the latency of the instruction on those processors which implement data-dependent instruction latencies.</td>
<td></td>
</tr>
</tbody>
</table>
No Operation

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>SLL</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>00000</td>
<td>00000</td>
<td>00000</td>
<td>00000</td>
<td>00000</td>
<td>00000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** NOP

**Assembly Idiom**

**Purpose:**
To perform no operation.

**Description:**
NOP is the assembly idiom used to denote no operation. The actual instruction is interpreted by the hardware as SLL r0, r0, 0.

**Restrictions:**
None

**Operation:**
None

**Exceptions:**
None

**Programming Notes:**
The zero instruction word, which represents SLL, r0, r0, 0, is the preferred NOP for software to use to fill branch and jump delay slots and to pad out alignment sequences.
Not Or

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td>NOR</td>
<td>100111</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format: NOR rd, rs, rt

Purpose:
To do a bitwise logical NOT OR

Description: rd ← rs NOR rt
The contents of GPR rs are combined with the contents of GPR rt in a bitwise logical NOR operation. The result is placed into GPR rd.

Restrictions:
None

Operation:
GPR[rd] ← GPR[rs] nor GPR[rt]

Exceptions:
None
### OR

<table>
<thead>
<tr>
<th>Format:</th>
<th>OR rd, rs, rt</th>
</tr>
</thead>
</table>

#### Purpose:
To do a bitwise logical OR

#### Description:
rd ← rs or rt

The contents of GPR rs are combined with the contents of GPR rt in a bitwise logical OR operation. The result is placed into GPR rd.

#### Restrictions:
None

#### Operation:
GPR[rd] ← GPR[rs] or GPR[rt]

#### Exceptions:
None
Or Immediate

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ORI</td>
<td>rs</td>
<td>rt</td>
<td>immediate</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>001101</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** ORI rt, rs, immediate

**Purpose:**
To do a bitwise logical OR with a constant

**Description:** rd ← rs or immediate
The 16-bit *immediate* is zero-extended to the left and combined with the contents of GPR rs in a bitwise logical OR operation. The result is placed into GPR rt.

**Restrictions:**
None

**Operation:**
GPR[rt] ← GPR[rs] or zero_extend(immediate)

**Exceptions:**
None
Prefetch

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  
`PREF hint,offset(base)`  

**Purpose:**  
To move data between memory and cache.

**Description:**  
`prefetch_memory(base+offset)`  

PREF adds the 16-bit signed `offset` to the contents of GPR `base` to form an effective byte address. The `hint` field supplies information about the way that the data is expected to be used.

PREF is an advisory instruction that may change the performance of the program. However, for all `hint` values and all effective addresses, it neither changes the architecturally visible state nor does it alter the meaning of the program.

PREF does not cause addressing-related exceptions. If the address specified would cause an addressing exception, the exception condition is ignored and no data movement occurs. However even if no data is prefetched, some action that is not architecturally visible, such as writeback of a dirty cache line, can take place.

PREF never generates a memory operation for a location with an `uncached` memory access type.

If PREF results in a memory operation, the memory access type used for the operation is determined by the memory access type of the effective address, just as it would be if the memory operation had been caused by a load or store to the effective address.

The `hint` field supplies information about the way the data is expected to be used. A `hint` value cannot cause an action to modify architecturally visible state.
Any of the following conditions causes the 4Kc core to treat a PREF instruction as a NOP.

- A reserved \textit{hint} value is used
- Writeback-invalidate (25) \textit{hint} value is used
- The address has a translation error
- The address maps to an uncacheable page
- The data is already in the cache
- There is already another load/prefetch outstanding

In all other cases, except when \textit{hint} equals 25, execution of the PREF instruction initiates an external bus read transaction. PREF is a non-blocking operation and does not cause the pipeline to stall while waiting for the data to be returned.
<table>
<thead>
<tr>
<th>Value</th>
<th>Name</th>
<th>Data Use and Desired Prefetch Action</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>load</td>
<td>Use: Prefetched data is expected to be read (not modified). Action: Fetch data as if for a load.</td>
</tr>
<tr>
<td>1</td>
<td>store</td>
<td>Use: Prefetched data is expected to be stored or modified. Action: Fetch data as if for a store.</td>
</tr>
<tr>
<td>2-3</td>
<td>Reserved</td>
<td>Reserved - treated as a NOP.</td>
</tr>
<tr>
<td>4</td>
<td>load_streamed</td>
<td>Use: Prefetched data is expected to be read (not modified) but not reused extensively; it “streams” through cache. Action: Fetch data as if for a load and place it in the cache so that it does not displace data prefetched as “retained.”</td>
</tr>
<tr>
<td>5</td>
<td>store_streamed</td>
<td>Use: Prefetched data is expected to be stored or modified but not reused extensively; it “streams” through cache. Action: Fetch data as if for a store and place it in the cache so that it does not displace data prefetched as “retained.”</td>
</tr>
<tr>
<td>6</td>
<td>load_retained</td>
<td>Use: Prefetched data is expected to be read (not modified) and reused extensively; it should be “retained” in the cache. Action: Fetch data as if for a load and place it in the cache so that it is not displaced by data prefetched as “streamed.”</td>
</tr>
<tr>
<td>7</td>
<td>store_retained</td>
<td>Use: Prefetched data is expected to be stored or modified and reused extensively; it should be “retained” in the cache. Action: Fetch data as if for a store and place it in the cache so that it is not displaced by data prefetched as “streamed.”</td>
</tr>
</tbody>
</table>
### Table 11-13 Values of the *hint* Field for the PREF Instruction

<table>
<thead>
<tr>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>8-24</td>
<td>Reserved</td>
<td>Reserved - treated as a NOP.</td>
</tr>
<tr>
<td>25</td>
<td>writeback_invalidate (also known as “nudge”)</td>
<td>Treated as a NOP.</td>
</tr>
<tr>
<td>26-29</td>
<td>Implementation Dependent</td>
<td>Reserved - treated as a NOP.</td>
</tr>
<tr>
<td>30</td>
<td>PrepareForStore</td>
<td>Reserved - treated as a NOP.</td>
</tr>
<tr>
<td>31</td>
<td>Implementation Dependent</td>
<td>Reserved - treated as a NOP.</td>
</tr>
</tbody>
</table>
Restrictions:
None

Operation:
\[ vAddr \leftarrow GPR[\text{base}] + \text{sign\_extend}(\text{offset}) \]
\[ (pAddr, CCA) \leftarrow \text{AddressTranslation}(vAddr, \text{DATA}, \text{LOAD}) \]
\[ \text{Prefetch}(CCA, pAddr, vAddr, \text{DATA}, \text{hint}) \]

Exceptions:
Prefetch does not take any TLB-related or address-related exceptions under any circumstances.

Programming Notes:
Prefetch cannot prefetch data from a mapped location unless the translation for that location is present in the TLB. Locations in memory pages that have not been accessed recently may not have translations in the TLB, so prefetch may not be effective for such locations.

Prefetch does not cause addressing exceptions. It does not cause an exception to prefetch using an address pointer value before the validity of a pointer is determined.
Store Byte

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SB</td>
<td>101000</td>
<td>base</td>
<td>rt</td>
<td></td>
<td>offset</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td></td>
<td></td>
<td>16</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  \( SB \ rt, \ offset(\text{base}) \)  

**MIPS32**

**Purpose:**
To store a byte to memory

**Description:**  
\[ \text{memory}[\text{base}+\text{offset}] \leftarrow rt \]

The least-significant 8-bit byte of GPR \( rt \) is stored in memory at the location specified by the effective address. The 16-bit signed \( offset \) is added to the contents of GPR \( base \) to form the effective address.

**Restrictions:**
None

**Operation:**
\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR}[\text{base}] \\
(p\text{Addr}, \text{CCA}) & \leftarrow \text{AddressTranslation}(\text{vAddr}, \text{DATA}, \text{STORE}) \\
p\text{Addr} & \leftarrow p\text{Addr}_{\text{PSIZE}-1..2} \ || (p\text{Addr}_{1..0} \ xor \ \text{ReverseEndian}^2) \\
\text{bytesel} & \leftarrow v\text{Addr}_{1..0} \ xor \ \text{BigEndianCPU}^2 \\
\text{dataword} & \leftarrow \text{GPR}[rt]_{31-8*\text{bytesel}..0} || 0_{8*\text{bytesel}} \\
\text{StoreMemory} & (\text{CCA}, \text{BYTE}, \text{dataword}, p\text{Addr}, \text{vAddr}, \text{DATA})
\end{align*}
\]

**Exceptions:**
TLB Refill, TLB Invalid, TLB Modified, Bus Error, Address Error
Store Conditional Word

<table>
<thead>
<tr>
<th>SC</th>
<th>base</th>
<th>rt</th>
<th>offset</th>
</tr>
</thead>
<tbody>
<tr>
<td>111000</td>
<td>5</td>
<td>5</td>
<td>16</td>
</tr>
</tbody>
</table>

**Format:** SC rt, offset(base)  
**Purpose:** To store a word to memory to complete an atomic read-modify-write  

**Description:** if atomic_update then memory[base+offset] ← rt, rt ← 1 else rt ← 0  

The LL and SC instructions provide primitives to implement atomic read-modify-write (RMW) operations for cached memory locations.  
The 16-bit signed offset is added to the contents of GPR base to form an effective address.  
The SC completes the RMW sequence begun by the preceding LL instruction executed on the processor. To complete the RMW sequence atomically, the following occur:  
• The least-significant 32-bit word of GPR rt is stored into memory at the location specified by the aligned effective address.  
• A 1, indicating success, is written into GPR rt.
Otherwise, memory is not modified and a 0, indicating failure, is written into GPR rt.

If either of the following events occurs between the execution of LL and SC, the SC fails:  
• A coherent store is completed by another processor or coherent I/O module into the block of physical memory containing the word. The size and alignment of the block is implementation dependent, but it is at least one word and at most the minimum page size.  
• An exception occurs on the processor executing the LL/SC.

If either of the following events occurs between the execution of LL and SC, the SC may succeed or it may fail; the success or failure is not predictable. Portable programs should not cause one of these events.  
• A load, store, or prefetch is executed on the processor executing the LL/SC.  
• The instructions executed starting with the LL and ending with the SC do not lie in a 2048-byte contiguous region of virtual memory. The region does not have to be aligned, other than the alignment required for instruction words.

The following conditions must be true or the result of the SC is undefined:  
• Execution of SC must have been preceded by execution of an LL instruction.  
• A RMW sequence executed without intervening exceptions must use the same address in the LL and SC. The address is the same if the virtual address, physical address, and cache-coherence algorithm are identical.
Atomic RMW is provided only for cached memory locations. The extent to which the detection of atomicity operates correctly depends on the system implementation and the memory access type used for the location:

- **MP atomicity**: To provide atomic RMW among multiple processors, all accesses to the location must be made with a memory access type of *cached coherent*.

- **Uniprocessor atomicity**: To provide atomic RMW on a single processor, all accesses to the location must be made with memory access type of either *cached noncoherent* or *cached coherent*. All accesses must be to one or the other access type, and they may not be mixed.

**I/O System**: To provide atomic RMW with a coherent I/O system, all accesses to the location must be made with a memory access type of *cached coherent*. If the I/O system does not use coherent memory operations, then atomic RMW cannot be provided with respect to the I/O reads and writes.

**Restrictions**: The addressed location must have a memory access type of *cached noncoherent* or *cached coherent*; if it does not, the result is undefined.

The effective address must be naturally-aligned. If either of the 2 least-significant bits of the address is non-zero, an Address Error exception occurs.

**Operation**:\[
\text{vAddr} \leftarrow \text{sign\_extend}(\text{offset}) + \text{GPR[base]}
\]
\[
\text{if } \text{vAddr}_{1..0} \neq 0^2 \text{ then}
\]
\[
\text{SignalException(AddressError)}
\]
\[
\text{endif}
\]
\[
(p\text{Addr}, \text{CCA}) \leftarrow \text{AddressTranslation (vAddr, DATA, STORE)}
\]
\[
\text{dataword} \leftarrow \text{GPR[rt]}
\]
\[
\text{if LLbit then}
\]
\[
\text{StoreMemory (CCA, WORD, dataword, pAddr, vAddr, DATA)}
\]
\[
\text{endif}
\]
\[
\text{GPR[rt]} \leftarrow 0^{31} || \text{LLbit}
\]
Exceptions:
TLB Refill, TLB Invalid, TLB Modified, Address Error, Reserved Instruction

Programming Notes:
LL and SC are used to atomically update memory locations, as shown below.

```
L1:
   LL   T1, (T0)  # load counter
   ADDI  T2, T1, 1  # increment
   SC   T2, (T0)  # try to store, checking for atomicity
   BEQ  T2, 0, L1  # if not atomic (0), try again
   NOP  # branch-delay slot
```

Exceptions between the LL and SC cause SC to fail, so persistent exceptions must be avoided. Some examples of these are arithmetic operations that trap, system calls, and floating point operations that trap or require software emulation assistance.

LL and SC function on a single processor for cached noncoherent memory so that parallel programs can be run on uniprocessor systems that do not support cached coherent memory access types.
Software Debug Breakpoint

<table>
<thead>
<tr>
<th>ADDRESS</th>
<th>SPECIAL2</th>
<th></th>
<th>code</th>
<th></th>
<th>SDBBP</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>011100</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>111111</td>
<td></td>
</tr>
</tbody>
</table>

Format:  
SDBBP code

Purpose:
The instruction causes a debug breakpoint exception

Description:
The instruction causes a debug exception, passing control to the debug exception handler. The code field can be used for passing information to the debug exception handler, and is retrieved by the debug exception handler only by loading the contents of the memory word containing the instruction, using the DEPC register. The CODE field is not used in any way by the hardware.

Restrictions:
None

Operation:

\[
\text{If DebugDM = 0 then}
\]
\[
\quad \text{SignalDebugBreakpointException()}
\]
\[
\text{else}
\]
\[
\quad \text{SignalDebugModeBreakpointException()}
\]
\[
\text{endif}
\]

Exceptions:
Debug Breakpoint Exception
Store Halfword

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SH</td>
<td>101001</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td>6</td>
<td>5</td>
<td>5</td>
</tr>
</tbody>
</table>

**Format:** \( \text{SH } rt, \text{ offset(base)} \)

**Purpose:**
To store a halfword to memory

**Description:** \( \text{memory}[\text{base}+\text{offset}] \leftarrow rt \)
The least-significant 16-bit halfword of register \( rt \) is stored in memory at the location specified by the aligned effective address. The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form the effective address.

**Restrictions:**
The effective address must be naturally-aligned. If the least-significant bit of the address is non-zero, an Address Error exception occurs.

**Operation:**

\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign}\_\text{extend}(\text{offset}) + \text{GPR}[\text{base}] \\
\text{if } \text{vAddr}_0 & \neq 0 \text{ then} \\
& \text{SignalException(AddressError)} \\
\text{endif} \\
(\text{pAddr, CCA}) & \leftarrow \text{AddressTranslation} (\text{vAddr, DATA, STORE}) \\
\text{pAddr} & \leftarrow \text{pAddr}_{\text{SIZE}-1..2} \ || \ (\text{pAddr}_{1..0} \text{ xor ReverseEndian} || 0)) \\
\text{bytesel} & \leftarrow \text{vAddr}_{1..0} \text{ xor (BigEndianCPU} || 0) \\
\text{dataword} & \leftarrow \text{GPR}[rt]_{31-8*\text{bytesel}..0} \ || \ 0^{8*\text{bytesel}} \\
\text{StoreMemory} (\text{CCA, HALFWORD, dataword, pAddr, vAddr, DATA})
\end{align*}
\]

**Exceptions:**
TLB Refill, TLB Invalid, TLB Modified, Address Error
Shift Word Left Logical

Format: SLL rd, rt, sa

Purpose:
To left-shift a word by a fixed number of bits

Description: rd ← rt << sa
The contents of the low-order 32-bit word of GPR rt are shifted left, inserting zeros into the emptied bits; the word result is placed in GPR rd. The bit-shift amount is specified by sa.

Restrictions:
None

Operation:
s ← sa
temp ← GPR[rt] (31-s)..0 || 0s
GPR[rd] ← temp

Exceptions:
None

Programming Notes:
SLL r0, r0, 0, expressed as NOP, is the assembly idiom used to denote no operation.
SLL r0, r0, 1, expressed as SSNOP, is the assembly idiom used to denote no operation that causes an issue break on superscalar processors.

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>6</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td>rt</td>
<td>rd</td>
<td>sa</td>
<td>SLL</td>
<td>000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

MIPS32
Shift Word Left Logical Variable

Format:  \texttt{SLLV \textit{rd}, \textit{rt}, \textit{rs}}

**MIPS32**

**Purpose:** To left-shift a word by a variable number of bits

**Description:** \( \texttt{rd} \leftarrow \texttt{rt} \ll \texttt{rs} \)

The contents of the low-order 32-bit word of GPR \( \texttt{rt} \) are shifted left, inserting zeros into the emptied bits; the result word is placed in GPR \( \texttt{rd} \). The bit-shift amount is specified by the low-order 5 bits of GPR \( \texttt{rs} \).

**Restrictions:** None

**Operation:**

\[
\begin{align*}
  s & \leftarrow \text{GPR}[\texttt{rs}]_{4..0} \\
  \text{temp} & \leftarrow \text{GPR}[\texttt{rt}]_{(31-s)\ldots0} \mid \mid 0^5 \\
  \text{GPR}[\texttt{rd}] & \leftarrow \text{temp}
\end{align*}
\]

**Exceptions:** None

**Programming Notes:**

None
Set on Less Than

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>00000</td>
<td>SLT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** SLT rd, rs, rt

**MIPS32**

**Purpose:**
To record the result of a less-than comparison

**Description:** rd ← (rs < rt)

Compare the contents of GPR rs and GPR rt as signed integers and record the Boolean result of the comparison in GPR rd. If GPR rs is less than GPR rt, the result is 1 (true); otherwise, it is 0 (false).

The arithmetic comparison does not cause an Integer Overflow exception.

**Restrictions:**
None

**Operation:**

```
if GPR[rs] < GPR[rt] then
    GPR[rd] ← 0^GPRLEN-1 ∥ 1
else
    GPR[rd] ← 0^GPRLEN
endif
```

**Exceptions:**
None
**Set on Less Than Immediate**

**SLTI**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SLTI</td>
<td>rs</td>
<td>rt</td>
<td>immediate</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>001010</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** SLTI rt, rs, immediate

**Purpose:**
To record the result of a less-than comparison with a constant

**Description:** rt ← (rs < immediate)

Compare the contents of GPR rs and the 16-bit signed immediate as signed integers and record the Boolean result of the comparison in GPR rt. If GPR rs is less than immediate, the result is 1 (true); otherwise, it is 0 (false).

The arithmetic comparison does not cause an Integer Overflow exception.

**Restrictions:**
None

**Operation:**

```plaintext
if GPR[rs] < sign_extend(immediate) then
    GPR[rd] ← 0^{GPRLEN-1} | 1
else
    GPR[rd] ← 0^{GPRLEN}
endif
```

**Exceptions:**
None
### Set on Less Than Immediate Unsigned

**SLTIU**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SLTIU</td>
<td>rs</td>
<td>rt</td>
<td>immediate</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** \( \text{SLTIU } rt, rs, \text{ immediate} \)

**Purpose:**
To record the result of an unsigned less-than comparison with a constant

**Description:**
\[ rt \leftarrow (rs < \text{ immediate}) \]

Compare the contents of GPR \( rs \) and the sign-extended 16-bit \( \text{ immediate} \) as unsigned integers and record the Boolean result of the comparison in GPR \( rt \). If GPR \( rs \) is less than \( \text{ immediate} \), the result is 1 (true); otherwise, it is 0 (false).

Because the 16-bit \( \text{ immediate} \) is sign-extended before comparison, the instruction can represent the smallest or largest unsigned numbers. The representable values are at the minimum \([0, 32767]\) or maximum \([\text{max}\_\text{unsigned}-32767, \text{max}\_\text{unsigned}]\) end of the unsigned range.

The arithmetic comparison does not cause an Integer Overflow exception.

**Restrictions:**
None

**Operation:**

\[
\begin{align*}
\text{if } (0 || \text{GPR}[rs]) < (0 || \text{sign\_extend(\text{immediate}))} \text{ then} \\
\text{GPR}[rd] & \leftarrow 0^{\text{GPRLEN}-1} || 1 \\
\text{else} \\
\text{GPR}[rd] & \leftarrow 0^{\text{GPRLEN}}
\end{align*}
\]

**Exceptions:**
None
Set on Less Than Unsigned

Format: \texttt{SLTU }rd, rs, rt

Purpose:
To record the result of an unsigned less-than comparison

Description: \( rd \leftarrow (rs < rt) \)

Compare the contents of GPR \( rs \) and GPR \( rt \) as unsigned integers and record the Boolean result of the comparison in GPR \( rd \). If GPR \( rs \) is less than GPR \( rt \), the result is 1 (true); otherwise, it is 0 (false).

The arithmetic comparison does not cause an Integer Overflow exception.

Restrictions:
None

Operation:
\[
\text{if (0 \&\& GPR[rs]) < (0 \&\& GPR[rt]) then}
\quad \text{GPR[rd] } \leftarrow \text{0}^{GPRLEN-1} 1
\text{else}
\quad \text{GPR[rd] } \leftarrow \text{0}^{GPRLEN}
\text{endif}
\]

Exceptions:
None
Shift Word Right Arithmetic

Format: SRA rd, rt, sa

Purpose:
To execute an arithmetic right-shift of a word by a fixed number of bits

Description: rd ← rt >> sa (arithmetic)

The contents of the low-order 32-bit word of GPR rt are shifted right, duplicating the sign-bit (bit 31) in the emptied bits; the word result is placed in GPR rd. The bit-shift amount is specified by sa.

Restrictions:
None

Operation:

\[ s \leftarrow sa \]
\[ \text{temp} \leftarrow (\text{GPR}[rt]_{31})^s \parallel \text{GPR}[rt]_{31..s} \]
\[ \text{GPR}[rd] \leftarrow \text{temp} \]

Exceptions: None
Shift Word Right Arithmetic Variable

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>SRAV</td>
<td>00000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>00000</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** SRAV rd, rt, rs

**MIPS32**

**Purpose:**
To execute an arithmetic right-shift of a word by a variable number of bits

**Description:**
\[ rd \leftarrow rt \gg rs \quad \text{(arithmetic)} \]

The contents of the low-order 32-bit word of GPR \( rt \) are shifted right, duplicating the sign-bit (bit 31) in the emptied bits; the word result is placed in GPR \( rd \). The bit-shift amount is specified by the low-order 5 bits of GPR \( rs \).

**Restrictions:**
None

**Operation:**
\[
\begin{align*}
    s & \leftarrow \text{GPR}[rs]_{4..0} \\
    \text{temp} & \leftarrow (\text{GPR}[rt]_{31})^s \quad || \quad \text{GPR}[rt]_{31..s} \\
    \text{GPR}[rd] & \leftarrow \text{temp}
\end{align*}
\]

**Exceptions:**
None
Shift Word Right Logical

**Format:**  \( \text{SRL} \ rd, \ rt, \ sa \)  

**Purpose:**
To execute a logical right-shift of a word by a fixed number of bits.

**Description:**
\( rd \leftarrow rt \gg sa \)  

The contents of the low-order 32-bit word of GPR \( rt \) are shifted right, inserting zeros into the emptied bits; the word result is placed in GPR \( rd \). The bit-shift amount is specified by \( sa \).

**Restrictions:**
None

**Operation:**
\[
\begin{align*}
s & \leftarrow sa \\
\text{temp} & \leftarrow 0^s || GPR[rt]_{31..s} \\
GPR[rd] & \leftarrow \text{temp}
\end{align*}
\]

**Exceptions:**
None
Shift Word Right Logical Variable  

SRLV

<table>
<thead>
<tr>
<th></th>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>000000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rs</td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rt</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>rd</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>00000</td>
<td>000110</td>
<td></td>
</tr>
<tr>
<td>SRLV</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format:  
SRLV rd, rt, rs

Purpose:  
To execute a logical right-shift of a word by a variable number of bits

Description:  
rd $\leftarrow$ rt $>>$ rs  (logical)

The contents of the low-order 32-bit word of GPR rt are shifted right, inserting zeros into the emptied bits; the word result is placed in GPR rd. The bit-shift amount is specified by the low-order 5 bits of GPR rs.

Restrictions:
None

Operation:

\[
\begin{align*}
  s & \leftarrow \text{GPR}[rs]_{4..0} \\
  \text{temp} & \leftarrow 0^s \ || \ \text{GPR}[rt]_{31..s} \\
  \text{GPR}[rd] & \leftarrow \text{temp}
\end{align*}
\]

Exceptions:
None
Superscalar No Operation

### Format: SSNOP

Break superscalar issue on a superscalar processor.

### Description:

SSNOP is the assembly idiom used to denote superscalar no operation. The actual instruction is interpreted by the hardware as SLL r0, r0, 1.

This instruction alters the instruction issue behavior on a superscalar processor by forcing the SSNOP instruction to single-issue. The processor must then end the current instruction issue between the instruction previous to the SSNOP and the SSNOP. The SSNOP then issues alone in the next issue slot.

On a single-issue processor, this instruction is a NOP that takes an issue slot.

### Restrictions:

None

### Operation:

None

### Exceptions:

None

### Programming Notes:

SSNOP is intended for use primarily to allow the programmer control over CP0 hazards by converting instructions into cycles in a superscalar processor. For example, to insert at least two cycles between an MTC0 and an ERET, one would use the following sequence:

```
mtc0 x,y
ssnop
ssnop
ssnop
eret
```
**Subtract Word**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>SUB</td>
<td>00000</td>
<td>000000</td>
<td>100010</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** SUB rd, rs, rt

**Purpose:**
To subtract 32-bit integers. If overflow occurs, then trap.

**Description:** rd ← rs - rt

The 32-bit word value in GPR rt is subtracted from the 32-bit value in GPR rs to produce a 32-bit result. If the subtraction results in 32-bit 2’s complement arithmetic overflow, then the destination register is not modified and an Integer Overflow exception occurs. If it does not overflow, the 32-bit result is placed into GPR rd.

**Restrictions:**
None

**Operation:**

```
temp ← (GPR[rs]31||GPR[rs]31..0) - (GPR[rt]31||GPR[rt]31..0)
if temp32 ≠ temp31 then
    SignalException(IntegerOverflow)
else
    GPR[rd] ← temp31..0
```

**Exceptions:**
Integer Overflow

**Programming Notes:**
SUBU performs the same arithmetic operation but does not trap on overflow.
Subtract Unsigned Word

<table>
<thead>
<tr>
<th>Format:</th>
<th>SUBU rd, rs, rt</th>
<th>MIPS32</th>
</tr>
</thead>
</table>

**Purpose:**
To subtract 32-bit integers

**Description:** $rd \leftarrow rs - rt$

The 32-bit word value in GPR $rt$ is subtracted from the 32-bit value in GPR $rs$ and the 32-bit arithmetic result is and placed into GPR $rd$.

No integer overflow exception occurs under any circumstances.

**Restrictions:**
None

**Operation:**
\[
\text{temp} \leftarrow \text{GPR}[rs] - \text{GPR}[rt] \\
\text{GPR}[rd] \leftarrow \text{temp}
\]

**Exceptions:**
None

**Programming Notes:**
The term “unsigned” in the instruction name is a misnomer; this operation is 32-bit modulo arithmetic that does not trap on overflow. It is appropriate for unsigned arithmetic, such as address arithmetic, or integer arithmetic environments that ignore overflow, such as C language arithmetic.
**Store Word**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SW</td>
<td>101011</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:**  \( \text{SW} \ rt, \text{offset}(\text{base}) \)  

**Purpose:** To store a word to memory

**Description:** \( \text{memory}[\text{base}+\text{offset}] \leftarrow rt \)

The least-significant 32-bit word of register \( rt \) is stored in memory at the location specified by the aligned effective address. The 16-bit signed \( \text{offset} \) is added to the contents of GPR \( \text{base} \) to form the effective address.

**Restrictions:**

The effective address must be naturally-aligned. If either of the 2 least-significant bits of the address is non-zero, an Address Error exception occurs.

**Operation:**

\[
\begin{align*}
\text{vAddr} & \leftarrow \text{sign\_extend(\text{offset})} + \text{GPR[base]} \\
\text{if } & \text{vAddr}_{1..0} \neq 0^2 \text{ then} \\
& \text{SignalException(AddressError)} \\
\text{endif} \\
(\text{pAddr}, \text{CCA}) & \leftarrow \text{AddressTranslation (vAddr, DATA, STORE)} \\
\text{dataword} & \leftarrow \text{GPR[rt]} \\
\text{StoreMemory (CCA, WORD, dataword, pAddr, vAddr, DATA)}
\end{align*}
\]

**Exceptions:**

TLB Refill, TLB Invalid, TLB Modified, Address Error
Format: **SWL rt, offset(base)**

**Purpose:**
To store the most-significant part of a word to an unaligned memory address.

**Description:**
`memory[base+offset] ← rt`

The 16-bit signed `offset` is added to the contents of GPR `base` to form an effective address (`EffAddr`). `EffAddr` is the address of the most-significant of 4 consecutive bytes forming a word (`W`) in memory starting at an arbitrary byte boundary.

A part of `W`, the most-significant 1 to 4 bytes, is in the aligned word containing `EffAddr`. The same number of the most-significant (left) bytes from the word in GPR `rt` are stored into these bytes of `W`.

The following figure illustrates this operation using big-endian byte ordering for 32-bit and 64-bit registers. The 4 consecutive bytes in 2..5 form an unaligned word starting at location 2. A part of `W`, 2 bytes, is located in the aligned word containing the most-significant byte at 2. First, SWL stores the most-significant 2 bytes of the low word from the source register into these 2 bytes in memory. Next, the complementary SWR stores the remainder of the unaligned word.

**Figure 11-25 Unaligned Word Store Using SWL and SWR**

<table>
<thead>
<tr>
<th>Word at byte 2 in memory, big-endian byte order; each memory byte contains its own address</th>
</tr>
</thead>
<tbody>
<tr>
<td>most — significance — least</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>Memory: Initial contents</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>GPR 24</td>
</tr>
<tr>
<td>0</td>
</tr>
<tr>
<td>0</td>
</tr>
</tbody>
</table>

The bytes stored from the source register to memory depend on both the offset of the effective address within an aligned word—that is, the low 2 bits of the address (`vAddr1..0`)—and the current byte-ordering mode of the processor (big- or little-endian). The following figure shows the bytes stored for every combination of offset and byte ordering.
Figure 11-26 Bytes Stored by an SWL Instruction

<table>
<thead>
<tr>
<th>Restrictions:</th>
<th>None</th>
</tr>
</thead>
</table>
| Operation: | vAddr ← sign_extend(offset) + GPR[base]  
(pAddr, CCA)← AddressTranslation (vAddr, DATA, STORE)  
pAddr ← pAddrPSIZE-1..2 | (pAddr1..0 xor ReverseEndian<sup>2</sup>)  
If BigEndianMem = 0 then  
    pAddr ← pAddrPSIZE-1..2 | 0<sup>2</sup>  
endif  
byte ← vAddr1..0 xor BigEndianCPU<sup>2</sup>  
dataword← 0<sup>2</sup>4−8*byte | GPR[rt]<sub>31..24−8</sub>byte  
StoreMemory(CCA, byte, dataword, pAddr, vAddr, DATA) |
| Exceptions: | TLB Refill, TLB Invalid, TLB Modified, Bus Error, Address Error |
## Store Word Right

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>24</th>
<th>23</th>
<th>20</th>
<th>19</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SWR</td>
<td>101110</td>
<td>base</td>
<td>rt</td>
<td>offset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** `SWR rt, offset(base)`

**MIPS32**

**Purpose:**
To store the least-significant part of a word to an unaligned memory address

**Description:**

```
memory[base+offset] ← rt
```

The 16-bit signed `offset` is added to the contents of GPR `base` to form an effective address (`EffAddr`). `EffAddr` is the address of the least-significant of 4 consecutive bytes forming a word (`W`) in memory starting at an arbitrary byte boundary.

A part of `W`, the least-significant 1 to 4 bytes, is in the aligned word containing `EffAddr`. The same number of the least-significant (right) bytes from the word in GPR `rt` are stored into these bytes of `W`.

The following figure illustrates this operation using big-endian byte ordering for 32-bit and 64-bit registers. The 4 consecutive bytes in 2..5 form an unaligned word starting at location 2. A part of `W`, 2 bytes, is contained in the aligned word containing the least-significant byte at 5. First, SWR stores the least-significant 2 bytes of the low word from the source register into these 2 bytes in memory. Next, the complementary SWL stores the remainder of the unaligned word.

### Figure 11-27 Unaligned Word Store Using SWR and SWL

Word at byte 2 in memory, big-endian byte order, each mem byte contains its address

<table>
<thead>
<tr>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
<th>...</th>
</tr>
</thead>
<tbody>
<tr>
<td>least</td>
<td>— significance —</td>
<td>least</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Memory: Initial contents

<table>
<thead>
<tr>
<th>GPR 24</th>
</tr>
</thead>
<tbody>
<tr>
<td>E F G H</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>0</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>G</th>
<th>H</th>
<th>6</th>
<th>...</th>
</tr>
</thead>
<tbody>
<tr>
<td>After executing <code>SWR $24, 5($0)</code></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>0</th>
<th>1</th>
<th>E</th>
<th>F</th>
<th>G</th>
<th>H</th>
<th>6</th>
<th>...</th>
</tr>
</thead>
<tbody>
<tr>
<td>Then after <code>SWL $24, 2($0)</code></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
The bytes stored from the source register to memory depend on both the offset of the effective address within an aligned word—that is, the low 2 bits of the address (vAddr[1..0])—and the current byte-ordering mode of the processor (big- or little-endian). The following figure shows the bytes stored for every combination of offset and byte-ordering.

**Figure 11-28 Bytes Stored by SWR Instruction**

<table>
<thead>
<tr>
<th>Memory contents and byte offsets</th>
<th>Initial contents of Dest Register</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 1 2 3</td>
<td>A B C D E F G H</td>
</tr>
<tr>
<td>i j k l</td>
<td>offset (vAddr[1..0])</td>
</tr>
<tr>
<td>3 2 1 0</td>
<td>most — significance — least</td>
</tr>
<tr>
<td>most least</td>
<td>32-bit register E F G H</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Memory contents after instruction (shaded is unchanged)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Big-endian byte ordering</td>
</tr>
<tr>
<td>H j k l</td>
</tr>
<tr>
<td>G H k l</td>
</tr>
<tr>
<td>F G H l</td>
</tr>
<tr>
<td>E F G H</td>
</tr>
</tbody>
</table>

**Restrictions:**
None

**Operation:**

vAddr ← sign_extend(offset) + GPR[base]
(pAddr, CCA) ← AddressTranslation (vAddr, DATA, STORE)
pAddr ← pAddrPSIZE-1..2 || (pAddr1..0 xor ReverseEndian)
If BigEndianMem = 0 then
    pAddr ← pAddrPSIZE-1..2 || 0
endif
byte ← vAddr1..0 xor BigEndianCPU
dataword← GPR[rt]31-8*byte || 08*byte
StoreMemory(CCA, WORD-byte, dataword, pAddr, vAddr, DATA)

**Exceptions:**
TLB Refill, TLB Invalid, TLB Modified, Bus Error, Address Error
**Format:**  
SYNC (stype = 0 implied)

**Purpose:**  
To order loads and stores.

**Description:**

Simple Description:

- SYNC affects only uncached and cached coherent loads and stores. The loads and stores that occur before the SYNC must be completed before the loads and stores after the SYNC are allowed to start.

- Loads are completed when the destination register is written. Stores are completed when the stored value is visible to every other processor in the system.

- SYNC is required, potentially in conjunction with SSNOP, to guarantee that memory reference results are visible across operating mode changes. For example, a SYNC is required on some implementations on entry to and exit from Debug Mode to guarantee that memory affects are handled correctly.

Detailed Description:

- SYNC does not guarantee the order in which instruction fetches are performed. The stype values 1-31 are reserved; they produce the same result as the value zero.

- Executing the SYNC instruction causes the write-through buffer to be flushed. The SYNC instruction stalls until all loads and stores are completed.

- The information presented here refers to the MIPS 4K core implementation of the SYNC instruction. For a more detailed description of the programming effects of SYNC on a generic MIPS32 processor, refer to the MIPS32 Architecture Reference Manual.
Restrictions:
The effect of SYNC on the global order of loads and stores for memory access types other than uncache and cached coherent is UNPREDICTABLE.

Operation:
SyncOperation(stype)

Exceptions:
None
System Call

<table>
<thead>
<tr>
<th>Format: SYSCALL</th>
</tr>
</thead>
<tbody>
<tr>
<td>MIPS32</td>
</tr>
</tbody>
</table>

**Purpose:**
To cause a System Call exception

**Description:**
A system call exception occurs, immediately and unconditionally transferring control to the exception handler.
The *code* field is available for use as software parameters, but is retrieved by the exception handler only by loading the contents of the memory word containing the instruction.

**Restrictions:**
None

**Operation:**

```
SignalException(SystemCall)
```

**Exceptions:**
System Call
### Trap if Equal

**Format:** TEQ rs, rt

**MIPS32**

**Purpose:**
To compare GPRs and do a conditional trap

**Description:** if rs = rt then Trap

Compare the contents of GPR rs and GPR rt as signed integers; if GPR rs is equal to GPR rt, then take a Trap exception.

The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.

**Restrictions:**
None

**Operation:**

```plaintext
if GPR[rs] = GPR[rt] then
    SignalException(Trap)
endif
```

**Exceptions:**
Trap

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>6</th>
<th>5</th>
<th>10</th>
<th>6</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>code</td>
<td>TEQ</td>
<td>000000</td>
<td>110100</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>10</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
**Trap if Equal Immediate**

**Format:** TEQI rs, immediate

**Purpose:**
To compare a GPR to a constant and do a conditional trap

**Description:** if rs = immediate then Trap

Compare the contents of GPR rs and the 16-bit signed immediate as signed integers; if GPR rs is equal to immediate, then take a Trap exception.

**Restrictions:**
None

**Operation:**

```plaintext
if GPR[rs] = sign_extend(immediate) then
   SignalException(Trap)
endif
```

**Exceptions:**
Trap
Trap if Greater or Equal

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>000000</td>
<td>rs</td>
<td>rt</td>
<td>code</td>
<td>TGE</td>
<td>110000</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** TGE rs, rt

**Purpose:**
To compare GPRs and do a conditional trap

**Description:** if rs ≥ rt then Trap

Compare the contents of GPR rs and GPR rt as signed integers; if GPR rs is greater than or equal to GPR rt, then take a Trap exception.

The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.

**Restrictions:**
None

**Operation:**

if GPR[rs] ≥ GPR[rt] then
    SignalException(Trap)
endif

**Exceptions:**
Trap
Trap if Greater or Equal Immediate

<table>
<thead>
<tr>
<th>REGIMM</th>
<th>rs</th>
<th>TGEI</th>
<th>immediate</th>
</tr>
</thead>
<tbody>
<tr>
<td>000001</td>
<td>01000</td>
<td>5</td>
<td>5</td>
</tr>
</tbody>
</table>

**Format:** TGEI rs, immediate

**Purpose:**
To compare a GPR to a constant and do a conditional trap

**Description:** if rs ≥ immediate then Trap

Compare the contents of GPR rs and the 16-bit signed immediate as signed integers; if GPR rs is greater than or equal to immediate, then take a Trap exception.

**Restrictions:**
None

**Operation:**

```c
if GPR[rs] ≥ sign_extend(immediate) then
    SignalException(Trap)
endif
```

**Exceptions:**

Trap
### Trap if Greater or Equal Immediate Unsigned

**Format:** TGEIU rs, immediate

**Purpose:**
To compare a GPR to a constant and do a conditional trap

**Description:** if rs ≥ immediate then Trap

Compare the contents of GPR rs and the 16-bit sign-extended immediate as unsigned integers; if GPR rs is greater than or equal to immediate, then take a Trap exception.

Because the 16-bit immediate is sign-extended before comparison, the instruction can represent the smallest or largest unsigned numbers. The representable values are at the minimum [0, 32767] or maximum [max_unsigned-32767, max_unsigned] end of the unsigned range.

**Restrictions:**
None

**Operation:**
if (0 || GPR[rs]) ≥ (0 || sign_extend(immediate)) then
    SignalException(Trap)
endif

**Exceptions:**
Trap
### Trap if Greater or Equal Unsigned

<table>
<thead>
<tr>
<th>Format:</th>
<th>TGEU rs, rt</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Purpose:</strong></td>
<td>To compare GPRs and do a conditional trap</td>
</tr>
<tr>
<td><strong>Description:</strong></td>
<td>if rs ≥ rt then Trap</td>
</tr>
<tr>
<td>Compare the contents of GPR rs and GPR rt as unsigned integers; if GPR rs is greater than or equal to GPR rt, then take a Trap exception.</td>
<td></td>
</tr>
<tr>
<td>The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.</td>
<td></td>
</tr>
<tr>
<td><strong>Restrictions:</strong></td>
<td>None</td>
</tr>
<tr>
<td><strong>Operation:</strong></td>
<td>if (0</td>
</tr>
<tr>
<td><strong>Exceptions:</strong></td>
<td>Trap</td>
</tr>
</tbody>
</table>

**MIPS32**
Probe TLB for Matching Entry

**Format:** TLBP

**Purpose:**
To find a matching entry in the TLB.

**Description:**
The *Index* register is loaded with the address of the TLB entry whose contents match the contents of the *EntryHi* register. If no TLB entry matches, the high-order bit of the *Index* register is set.

**Restrictions:**
None

**Operation:**

Index ← 1 || UNPREDICTABLE

for i in 0...TLBEntries-1
    if ((TLB[i] VPN2 and not (TLB[i] Mask)) =
        (EntryHi VPN2 and not (TLB[i] Mask))) and
        ((TLB[i] G = 1) or (TLB[i] ASID = EntryHi ASID)) then
        Index ← i
    endif
endfor

**Exceptions:**
Coprocessor Unusable
**Format:** TLBR

**MIPS32**

**Purpose:**

To read an entry from the TLB.

**Description:**

The `EntryHi`, `EntryLo0`, `EntryLo1`, and `PageMask` registers are loaded with the contents of the TLB entry pointed to by the Index register. Note that the value written to the `EntryHi`, `EntryLo0`, and `EntryLo1` registers may be different from that originally written to the TLB via these registers in that:

- The value returned in the G bit in both the `EntryLo0` and `EntryLo1` registers comes from the single G bit in the TLB entry. Recall that this bit was set from the logical AND of the two G bits in `EntryLo0` and `EntryLo1` when the TLB was written.
- The value returned in the ASID field of the `EntryHi` register is zero for those chips that implement a BAT-based MMU organization.

**Restrictions:**

The operation is **UNDEFINED** if the contents of the Index register are greater than or equal to the number of TLB entries in the processor.
**Operation:**

\[
i \leftarrow \text{Index}
\]

if \(i > (\text{TLBEntries} - 1)\) then

**UNDEFINED**

endif

PageMask\_{\text{Mask}} \leftarrow \text{TLB}[i]_{\text{Mask}}

EntryHi \leftarrow

\[
\text{TLB}[i]_{\text{VPN2}} \mid\mid 0^5 \mid\mid \text{TLB}[i]_{\text{ASID}}
\]

EntryLo1 \leftarrow 0^2 \mid

\[
\text{TLB}[i]_{\text{PFN1}} \mid\mid \text{TLB}[i]_{\text{C1}} \mid\mid \text{TLB}[i]_{\text{D1}} \mid\mid \text{TLB}[i]_{\text{V1}} \mid\mid \text{TLB}[i]_{\text{G}}
\]

EntryLo0 \leftarrow 0^2 \mid

\[
\text{TLB}[i]_{\text{PFN0}} \mid\mid \text{TLB}[i]_{\text{C0}} \mid\mid \text{TLB}[i]_{\text{D0}} \mid\mid \text{TLB}[i]_{\text{V0}} \mid\mid \text{TLB}[i]_{\text{G}}
\]

**Exceptions:**

Coprocessor Unusable
Write Indexed TLB Entry

<table>
<thead>
<tr>
<th>COP0</th>
<th>CO</th>
<th>0</th>
<th>EntryHi</th>
<th>EntryLo0</th>
<th>EntryLo1</th>
<th>PageMask</th>
<th>TLBWI</th>
</tr>
</thead>
<tbody>
<tr>
<td>010000</td>
<td>1</td>
<td>000 0000 0000 0000 0000</td>
<td>000010</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** TLBWI

**Purpose:**
To write a TLB entry indexed by the `Index` register.

**Description:**
The TLB entry pointed to by the `Index` register is written from the contents of the `EntryHi`, `EntryLo0`, `EntryLo1`, and `PageMask` registers. The information written to the TLB entry may be different from that in the `EntryHi`, `EntryLo0`, and `EntryLo1` registers, in that:

- The single G bit in the TLB entry is set from the logical AND of the G bits in the `EntryLo0` and `EntryLo1` registers.

**Restrictions:**
The operation is **UNDEFINED** if the contents of the `Index` register are greater than or equal to the number of TLB entries in the processor.
Write Indexed TLB Entry

Operation:

\[ i \leftarrow \text{Index} \]
\[ \text{TLB}[i]\text{Mask} \leftarrow \text{PageMaskMask} \]
\[ \text{TLB}[i]\text{VPN2} \leftarrow \text{EntryHi}_\text{VPN2} \]
\[ \text{TLB}[i]\text{ASID} \leftarrow \text{EntryHi}_\text{ASID} \]
\[ \text{TLB}[i]\text{G} \leftarrow \text{EntryLo}_1\text{G} \text{ and EntryLo}_0\text{G} \]
\[ \text{TLB}[i]\text{PFN1} \leftarrow \text{EntryLo}_1\text{PFN} \]
\[ \text{TLB}[i]\text{C1} \leftarrow \text{EntryLo}_1\text{C} \]
\[ \text{TLB}[i]\text{D1} \leftarrow \text{EntryLo}_1\text{D} \]
\[ \text{TLB}[i]\text{V1} \leftarrow \text{EntryLo}_1\text{V} \]
\[ \text{TLB}[i]\text{PFN0} \leftarrow \text{EntryLo}_0\text{PFN} \]
\[ \text{TLB}[i]\text{C0} \leftarrow \text{EntryLo}_0\text{C} \]
\[ \text{TLB}[i]\text{D0} \leftarrow \text{EntryLo}_0\text{D} \]
\[ \text{TLB}[i]\text{V0} \leftarrow \text{EntryLo}_0\text{V} \]

Exceptions:

Coprocessor Unusable
Write Random TLB Entry

<table>
<thead>
<tr>
<th>Format: TLBWR</th>
<th>MIPS32</th>
</tr>
</thead>
</table>

**Purpose:**
To write a TLB entry indexed by the *Random* register.

**Description:**
The TLB entry pointed to by the *Random* register is written from the contents of the *EntryHi*, *EntryLo0*, *EntryLo1*, and *PageMask* registers. The information written to the TLB entry may be different from that in the *EntryHi*, *EntryLo0*, and *EntryLo1* registers, in that:

- The value returned in the G bit in both the *EntryLo0* and *EntryLo1* registers comes from the single G bit in the TLB entry. Recall that this bit was set from the logical AND of the two G bits in *EntryLo0* and *EntryLo1* when the TLB was written.

**Restrictions:**
The operation is **UNDEFINED** if the contents of the Index register are greater than or equal to the number of TLB entries in the processor.
### Operation:

\[
i \leftarrow \text{Random} \\
\text{TLB}[i]\text{Mask} \leftarrow \text{PageMaskMask} \\
\text{TLB}[i]\text{VPN2} \leftarrow \text{EntryHi}_{\text{VPN2}} \\
\text{TLB}[i]\text{ASID} \leftarrow \text{EntryHi}_{\text{ASID}} \\
\text{TLB}[i]_G \leftarrow \text{EntryLo}_G \text{ and EntryLo}_0_G \\
\text{TLB}[i]_{\text{PFN}1} \leftarrow \text{EntryLo}_{\text{PFN}1} \\
\text{TLB}[i]_C1 \leftarrow \text{EntryLo}_C \\
\text{TLB}[i]_D1 \leftarrow \text{EntryLo}_D \\
\text{TLB}[i]_{\text{V}1} \leftarrow \text{EntryLo}_V \\
\text{TLB}[i]_{\text{PFN}0} \leftarrow \text{EntryLo}_{0\text{PFN}} \\
\text{TLB}[i]_C0 \leftarrow \text{EntryLo}_0_C \\
\text{TLB}[i]_D0 \leftarrow \text{EntryLo}_0_D \\
\text{TLB}[i]_{\text{V}0} \leftarrow \text{EntryLo}_0_V
\]

### Exceptions:

Coprocessor Unusable
### Trap if Less Than

**Format:** \( \text{TLT} \text{ rs, rt} \)  

**MIPS32**

**Purpose:**
To compare GPRs and do a conditional trap

**Description:** if \( \text{rs} < \text{rt} \) then Trap

Compare the contents of GPR \( \text{rs} \) and GPR \( \text{rt} \) as signed integers; if GPR \( \text{rs} \) is less than GPR \( \text{rt} \), then take a Trap exception.

The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.

**Restrictions:**
None

**Operation:**
\[
\begin{align*}
\text{if } GPR[\text{rs}] &< GPR[\text{rt}] \\
&\text{SignalException(Trap)} \\
\end{align*}
\]

**Exceptions:**
Trap

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>code</td>
<td>TLT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>5</td>
<td>5</td>
<td>10</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>6</th>
<th>5</th>
<th>110010</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLT</td>
<td>MIPS32</td>
<td></td>
</tr>
</tbody>
</table>

---

**Table:**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>code</td>
<td>TLT</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>5</td>
<td>5</td>
<td>10</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>6</th>
<th>5</th>
<th>110010</th>
</tr>
</thead>
<tbody>
<tr>
<td>TLT</td>
<td>MIPS32</td>
<td></td>
</tr>
</tbody>
</table>
Trap if Less Than Immediate

### Format:
TLTI rs, immediate

### Purpose:
To compare a GPR to a constant and do a conditional trap

### Description:
if rs < immediate then Trap

Compare the contents of GPR rs and the 16-bit signed immediate as signed integers; if GPR rs is less than immediate, then take a Trap exception.

### Restrictions:
None

### Operation:
```
if GPR[rs] < sign_extend(immediate) then
    SignalException(Trap)
endif
```

### Exceptions:
Trap
Trap if Less Than Immediate Unsigned

TLTIU

### Format:
```
TLTIU rs, immediate
```

### Purpose:
To compare a GPR to a constant and do a conditional trap

### Description:
```
if rs < immediate then Trap
```

Compare the contents of GPR `rs` and the 16-bit sign-extended `immediate` as unsigned integers; if GPR `rs` is less than `immediate`, then take a Trap exception.

Because the 16-bit `immediate` is sign-extended before comparison, the instruction can represent the smallest or largest unsigned numbers. The representable values are at the minimum `[0, 32767]` or maximum `[max_unsigned-32767, max_unsigned]` end of the unsigned range.

### Restrictions:
None

### Operation:
```
if (0 || GPR[rs]) < (0 || sign_extend(immediate)) then
    SignalException(Trap)
endif
```

### Exceptions:
Trap
Trap if Less Than Unsigned

TLTU

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>code</td>
<td>TLTU</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>5</td>
<td>5</td>
<td>10</td>
<td>110011</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Format: TLTU rs, rt

Purpose:
To compare GPRs and do a conditional trap

Description: if rs < rt then Trap

Compare the contents of GPR rs and GPR rt as unsigned integers; if GPR rs is less than GPR rt, then take a Trap exception.

The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.

Restrictions:
None

Operation:
if (0 || GPR[rs]) < (0 || GPR[rt]) then
    SignalException(Trap)
endif

Exceptions:
Trap
### Trap if Not Equal

<table>
<thead>
<tr>
<th>Format:</th>
<th>TNE rs, rt</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Purpose:</strong></td>
<td>To compare GPRs and do a conditional trap</td>
</tr>
<tr>
<td><strong>Description:</strong></td>
<td>if rs ≠ rt then Trap</td>
</tr>
<tr>
<td>Compare the contents of GPR rs and GPR rt as signed integers; if GPR rs is not equal to GPR rt, then take a Trap exception.</td>
<td></td>
</tr>
<tr>
<td>The contents of the code field are ignored by hardware and may be used to encode information for system software. To retrieve the information, system software must load the instruction word from memory.</td>
<td></td>
</tr>
<tr>
<td><strong>Restrictions:</strong></td>
<td>None</td>
</tr>
<tr>
<td><strong>Operation:</strong></td>
<td>if GPR[rs] ≠ GPR[rt] then SignalException(Trap) endif</td>
</tr>
<tr>
<td><strong>Exceptions:</strong></td>
<td>Trap</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>code</td>
<td>TNE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000000</td>
<td>5</td>
<td>5</td>
<td>10</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

MIPS32
**Trap if Not Equal**

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>REGIMM</td>
<td>rs</td>
<td>TNEI</td>
<td>immediate</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>000001</td>
<td></td>
<td>01110</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>5</td>
<td>5</td>
<td>16</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** TNEI rs, immediate

**Purpose:**
To compare a GPR to a constant and do a conditional trap

**Description:** if rs ≠ immediate then Trap

Compare the contents of GPR rs and the 16-bit signed immediate as signed integers; if GPR rs is not equal to immediate, then take a Trap exception.

**Restrictions:**
None

**Operation:**

```
if GPR[rs] ≠ sign_extend(immediate) then
    SignalException(Trap)
endif
```

**Exceptions:**

Trap
### Enter Standby Mode

<table>
<thead>
<tr>
<th>COP0</th>
<th>CO</th>
<th>Implementation-Dependent Code</th>
<th>WAIT</th>
</tr>
</thead>
<tbody>
<tr>
<td>010000</td>
<td>1</td>
<td></td>
<td>100000</td>
</tr>
</tbody>
</table>

**Format:** `WAIT`  
**MIPS32**

**Purpose:**
Wait for Event

**Description:**
The `WAIT` instruction forces the core into low power mode. The pipeline is stalled and when all external requests are completed, the processor’s main clock is stopped. The processor will restart when reset (SI_Reset or SI_ColdReset) is signaled, or a non-masked interrupt is taken (SI_NMI, SI_Int, or EJ_DINT). Note that the 4Kc, 4Kp & 4Km cores do not use the code field in this instruction.

**Restrictions:**
The operation of the processor is **UNDEFINED** if a WAIT instruction is placed in the delay slot of a branch or a jump.
Enter Standby Mode (cont.)

Operation:
   Enter lower power mode

Exceptions:
   Coprocessor Unusable Exception
### Exclusive OR

<table>
<thead>
<tr>
<th>31</th>
<th>26</th>
<th>25</th>
<th>21</th>
<th>20</th>
<th>16</th>
<th>15</th>
<th>11</th>
<th>10</th>
<th>6</th>
<th>5</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPECIAL</td>
<td>rs</td>
<td>rt</td>
<td>rd</td>
<td>0</td>
<td>XOR</td>
<td>00000</td>
<td>100110</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>6</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Format:** \( \text{XOR \ rd, \ rs, \ rt} \)

**Purpose:**
To do a bitwise logical Exclusive OR

**Description:** \( \text{rd} \leftarrow \text{rs \ XOR \ rt} \)

Combine the contents of GPR \( \text{rs} \) and GPR \( \text{rt} \) in a bitwise logical Exclusive OR operation and place the result into GPR \( \text{rd} \).

**Restrictions:**
None

**Operation:**

\[
\text{GPR}[\text{rd}] \leftarrow \text{GPR}[\text{rs}] \ \text{xor} \ \text{GPR}[\text{rt}]
\]

**Exceptions:**
None
### Exclusive OR Immediate

<table>
<thead>
<tr>
<th>Format:</th>
<th>XORI rt, rs, immediate</th>
</tr>
</thead>
<tbody>
<tr>
<td>Purpose:</td>
<td>To do a bitwise logical Exclusive OR with a constant</td>
</tr>
<tr>
<td>Description:</td>
<td>rt ← rs XOR immediate</td>
</tr>
<tr>
<td>Combination:</td>
<td>Combine the contents of GPR rs and the 16-bit zero-extended immediate in a bitwise logical Exclusive OR operation and place the result into GPR rt.</td>
</tr>
<tr>
<td>Restrictions:</td>
<td>None</td>
</tr>
<tr>
<td>Operation:</td>
<td>GPR[rt] ← GPR[rs] xor zero_extend(immediate)</td>
</tr>
<tr>
<td>Exceptions:</td>
<td>None</td>
</tr>
</tbody>
</table>
## Revision History

<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
</table>
| 1.0      | August, 1999 | * First released version  
* Re-organization to be more of a SoftWare User’s Manual. Removed System Interface chapter.  
* Count register no longer stops incrementing in DebugMode - New bit added to Debug register to indicate this: CountDM  
* New Bits added to Debug register for handling of imprecise exceptions: IEXI, DBusEP, IBusEP  
* Added description of SubBlock ordering  
* New MDU timing. Updated pipeline diagrams and text in Chap. 2 to reflect new timing  
* Modified Reset description. SoftReset cannot be masked by the core. SoftReset does not need to be asserted when Reset is asserted  
* ASID is not used in EJTAG breakpoint comparisons if the TLB is not implemented  
* Added MT Compare to Timer Interrupt cleared to list of Hazard conditions  
* Fixed Hazard from setting of SW Interrupt to Interrupted instruction  
* Changed SPECIAL opcode map to reflect MOVCI FP instrn as a Coprocessor Instn rather than a Reserved Instn  |
| 1.1      | November, 1999 | * L2 Cache encodings of CACHE instn are reserved.  
* Added note that I Fill CACHE instn will cause a re-fetch even if the line is in the cache  
* MUL instn description reiterates that the contents of HI/LO are unpredictable after the MUL operation.  
* Added ERL=1 as possible reason for being in kernel mode in the kseg descriptions  
* Swapped priority of RI and CU exceptions  
* Changed general exception code pseudo-code to have correct vector offset of 0x180  
* Fixed typo in bus error description: stores OR non-critical words... not stores of non-critical words  
* Changed TLBW1 to TLBWR in Random register description  
* Added note that behavior is undefined if illegal page mask value is used  
* Added note that StatusFS, StatusSR, and StatusNMI bits and CauseWP cannot be set by software  
* Noted undefined behavior if StatusERL is set while executing code in useg/kuseg  
* Added Config1PC and Config1CA bits. Both wired to 0 |
<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
</table>
| 1.1, continue | November, 1999 | • Changed Reset state of Watch\textsubscript{I}, Watch\textsubscript{R}, and Watch\textsubscript{W} to 0 from undefined  
• Removed some false statements about WAIT induced sleep mode  
• CLO/CLZ instn description changed to reflect use of rd as destination register instead of rt  
• Add sel field to format statements in MFC0/MTC0 instns  
• Removed redundant statement about writeback invalidate from PREF instn  
• Add programming note to multiply instructions that smaller source value should be placed in rt  
• Updated listing of HW initialized Cop0 bits in Reset chapter |
| 1.2 | December, 1999 | • Removed implication of internal mux for SI\_TimerInt from description of Compare register |
| 01.03 | January 28, 2000 | • Cleaned up old references to ‘both’ cores  
• Fixed some typos  
• Fixed pipe stages in figure 2-12  
• Added details on D-side micro TLB  
• Cleaned up usage of trademarks  
• Renamed title to MIPS32 4k™ Processor Core Family Software User’s Manual  
• Changed revision numbering to xx.yy format for consistency with other documents |
| 01.04 | March 23, 2000 | • Cleaned up some old paragraph leftovers  
• Changed look of Table of Contents, List of Figures and List of Tables  
• Added timing information regarding Early In to divide algorithm for 4Kc and 4Km  
• Fixed CLO/CLZ description in section 10.7 to reflect rt -> rd change in definition  
• Cleaned up Config register definition. Defined BM field, defined reset state of several fields. Changed reserved fields to 0 fields  
• Cleaned up decode tables - fixed font problems and multi-line instn text  
• Updated PREF description  
• Made reset state of Status\textsubscript{RP} 0  
• Fixed some Spell-check issues. |
| 01.05 | May 8, 2000 | • Clarified “Fetch and Lock” CACHE description.  
• Removed text saying that the upper bits of PrID were available for implementors. |
| 01.06 | June 8, 2000 | • Rephrased field description of DataLo register.  
• Updated copyright and trademark notices. |
<p>| 01.07 | June 19, 2000 | • Clarified initialization of Status.RP and WatchLo.{L,R,W} bits during Cold Reset in Chapters 4 and 5. |</p>
<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
</table>
| 01.08    | July 18, 2000 | • Added bit numbering to Table 10-1 on page 157 describing the active bytes in various access types  
• Reformatted Cover sheet, added MD #  
• Removed PrID column from this table |
| 01.09    | October 27, 2000 | • Corrected PrRst bit in EJTAG Control Register to control EJ_PrRst pin (was EJ_PerRst pin).  
• Clarified use of SI_Reset input in the Soft Reset description.  
• Clarified effective address calculation in the description of the CACHE instruction.  
• Small wording updates in the entire document.  
• Added Scratch Pad bullet in Feature list.  
• Added Multiply/divide bullet for 4Kp core in Feature list.  
• Added Data-bypass section to Pipeline chapter.  
• Added abbreviation explanation to Figure 2-1, Figure 2-2 and Figure 2-3.  
• Corrected latency numbers for Divide in Table 2-1.  
• Modified Figure 2-6, to make it more obvious what goes on.  
• Corrected clock numbers for divide in Figure 2-9, Figure 2-10 and Figure 2-11.  
• Re-arranged Chapter 3, “Memory Management.” Modes of operation is moved first, and JTLB entry contents is now included in the TLB translation section.  
• Changed SR to Status when CP0 Status register was referenced in Chapter 4, “Exceptions.”  
• Changed some references from “instruction” to “data” in the data breakpoint section of Chapter 9, “EJTAG Debug Support.”  
• Moved instruction Hazard section from Chapter 11, “MIPS32 4K™ Processor Core Instructions,” to Chapter 2, “Pipeline.”  
• Changed all references of Block Address Translation (BAT) to Fixed Mapping (FM) for consistency with other MIPS documents. |
| 1.10     | October 31, 2000 | • Converted document to new template. |
| 1.11     | December 4, 2000 | • Fixed typo in opcode Table 11-4 on page 172 (MUTLU -> MULTU).  
• Changed MFCz/MTCz in Table 11-7 on page 173 to MFC0/MTC0. |
| 1.12     | January 3, 2001 | • Made CountDM bit in Debug register read/write, so software can control whether Count register increments in Debug Mode. |